# NTE21128 Integrated Circuit NMOS, 128K (16K x 8) UV EPROM ### **Description:** The NTE21128 is a 131,072 bit UV erasable and electrically programmable memory EPROM in a 28–Lead DIP type package organized as 16,384 words by 8 bits. The transparent lid allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written to the device by following the programming procedure. #### Features: Access Time: 250ns Single 5V Supply Voltage Low Standby Current: 40mA Max TTL Compatible During Read and Program Fast Programming Algorithm Programming Voltage: 12V Typ # **Absolute Maximum Ratings:** | Supply Voltage, V <sub>CC</sub> –0.6V to 6.25V | , | |------------------------------------------------------------|---| | Program Supply, V <sub>PP</sub> –0.6V to 14V | , | | A9 Voltage, V <sub>A9</sub> –0.6V to 13.5V | , | | Input or Output Voltages, V <sub>IO</sub> | , | | Ambient Operating Temperature, T <sub>A</sub> 0° to +70°C | , | | Temperature Under Bias, T <sub>BIAS</sub> –10° to +80°C | , | | Storage Temperature Range, T <sub>stg</sub> –65° to +125°C | | Note 1. Except for the rating "Operating Temperature Range", stresses above those listed in the table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. # **DC Characteristics (Read Mode and Standby Mode):** $(T_A = 0^{\circ} \text{ to } + 70^{\circ}\text{C}, V_{CC} = +5\text{V} \pm 5\%, V_{PP} = V_{CC})$ | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | |-----------------------------------|------------------|--------------------------|------|-----|--------------------|------| | Output High Voltage | V <sub>OH</sub> | $I_{OH} = -400 \mu A$ | 2.4 | _ | _ | V | | Output Low Voltage | V <sub>OL</sub> | I <sub>OL</sub> = 2.1mA | _ | _ | 0.45 | V | | Input High Voltage | V <sub>IH</sub> | | 2.0 | _ | V <sub>CC</sub> +1 | V | | Input Low Voltage | V <sub>IL</sub> | | -0.1 | _ | 0.8 | V | | Output Leakage Current | I <sub>LO</sub> | V <sub>OUT</sub> = 5.25V | _ | _ | 10 | μΑ | | Input Leakage Current | ILI | V <sub>IN</sub> = 5.25V | _ | _ | 10 | μΑ | | V <sub>CC</sub> Current (Standby) | I <sub>CC1</sub> | E = V <sub>IH</sub> | _ | _ | 25 | mA | | V <sub>CC</sub> Current (Active) | I <sub>CC2</sub> | G = E = V <sub>IL</sub> | _ | 60 | 100 | mΑ | | V <sub>PP</sub> Current | I <sub>PP1</sub> | V <sub>PP</sub> = 5.25V | _ | _ | 15 | mA | # DC Characteristics (Program, Program Verify, and Program Inhibit Modes): $(T_A = +25^{\circ} \pm 5^{\circ}C, V_{CC} = +5V \pm 5\% \text{ Note 2}, V_{PP} = +21V \pm 0.5V)$ | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | |-------------------------------------------|------------------|------------------------------------------------|------|-----|--------------------|------| | Input High Voltage | $V_{IH}$ | | 2.0 | _ | V <sub>CC</sub> +1 | V | | Input Low Voltage | $V_{IL}$ | | -0.1 | _ | 0.8 | V | | Input Leakage Current | I <sub>LI</sub> | $V_{IN} = V_{IL}$ or $V_{IH}$ | _ | _ | 10 | μΑ | | Output High Voltage | V <sub>OH</sub> | $I_{OH} = -400 \mu A$ | 2.4 | _ | _ | V | | Output Low Voltage | V <sub>OL</sub> | I <sub>OL</sub> = 2.1mA | _ | _ | 0.45 | V | | V <sub>CC</sub> Current (Program Inhibit) | I <sub>CC1</sub> | E = V <sub>IH</sub> | _ | _ | 25 | mA | | V <sub>CC</sub> Current (Program Verify) | I <sub>CC2</sub> | | _ | _ | 100 | mA | | V <sub>PP</sub> Current (Program) | I <sub>PP2</sub> | $\overline{E} = \overline{P} = V_{IL}$ | _ | _ | 30 | mA | | V <sub>PP</sub> Current (Program Verify) | I <sub>PP3</sub> | $\overline{E} = V_{IL}, \overline{P} = V_{IH}$ | _ | _ | 15 | mA | | V <sub>PP</sub> Current (Program Inhibit) | I <sub>PP4</sub> | E = V <sub>IH</sub> | _ | _ | 15 | mA | Note 2. $V_{CC} = 6V \pm 0.25V$ for high–speed programming. # AC Characteristics (Read Mode and Standby Mode): $(T_A = 0^{\circ} \text{ to } + 70^{\circ}\text{C}, V_{CC} = +5\text{V} \pm 5\%, V_{PP} = V_{CC})$ | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | |------------------------------------|------------------|----------------------------------------|-----|-----|-----|------| | Address to Output Delay | t <sub>ACC</sub> | $\overline{E} = \overline{G} = V_{IL}$ | - | _ | 250 | ns | | CE to Output Delay | t <sub>CE</sub> | $\overline{E} = V_{IL}$ | - | _ | 250 | ns | | Output Enable to Output Delay | t <sub>OE</sub> | $\overline{E} = V_{IL}$ | _ | _ | 100 | ns | | Output Enable High to Output Delay | t <sub>DF</sub> | E = V <sub>IL</sub> | 0 | _ | 85 | ns | | Address to Output Hold Time | t <sub>OH</sub> | $\overline{E} = \overline{G} = V_{IL}$ | 0 | ı | - | ns | #### **Test Conditions:** Input Rise and Fall Times: 20ns Input Pulse Levels: 0.45V to 2.4V Timing Measurement Reference Levels: Inputs: 0.8V and 2.0V Outputs: 0.8V and 2.0V # AC Characteristics (Program, Program Verify, and Program Inhibit Modes): $(T_A = +25^{\circ} \pm 5^{\circ}C, V_{CC} = +5V \pm 5\%, V_{PP} = +21V \pm 0.5V)$ | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | |-----------------------------------|------------------|-------------------------------------------------|-----|-----|-----|------| | Address Setup Time | t <sub>AS</sub> | Input Pulse Levels = 0.45V to 2.4V, | 2 | _ | _ | μs | | E Setup Time | t <sub>OES</sub> | 2000 = 0.00 and 20, | 2 | _ | _ | μs | | Data Setup Time | t <sub>DS</sub> | Output Timing Reference<br>Level = 0.8V and 2V, | 2 | _ | _ | μs | | Address Hold Time | t <sub>AH</sub> | Input Rise and Fall Times: 20ns | 0 | _ | _ | μs | | E Setup Time | t <sub>CES</sub> | | 2 | _ | _ | μs | | Data Hold Time | t <sub>DH</sub> | | 2 | _ | _ | μs | | Chip Enable to Output Float Delay | t <sub>DF</sub> | | 0 | _ | 130 | ns | | Data Valid from E | t <sub>OE</sub> | | _ | _ | 150 | ns | | Program Pulse Width (Note 3) | t <sub>PW</sub> | | 45 | 50 | 55 | ms | | V <sub>PP</sub> Setup Time | t <sub>VS</sub> | | 2 | - | - | μs | Note 3. Initial Program Pulse width tolerance is 1msec $\pm$ 5%. #### **Test Conditions:** Input Pulse Levels: 0.45V to 2.4V Input Timing Reference Level: 0.8V and 2.0V Output Timing Reference Level: 0.8V and 2.0V Input Rise and Fall Times: 20ns Capacitance: $(T_A = +25^{\circ}C, f = 1MHz)$ | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | |--------------------|------------------|-----------------------|-----|-----|-----|------| | Input Capacitance | C <sub>IN</sub> | $V_{IN} = 0V$ | - | 4 | 8 | pF | | Output Capacitance | C <sub>OUT</sub> | V <sub>OUT</sub> = 0V | _ | 8 | 14 | pF | #### **Device Operation:** A single 5V power supply is required in the read mode. All inputs are TTL levels except for V<sub>PP</sub>. #### **Read Mode** The NTE21128 has the following two control functions: Chip Enable ( $\overline{E}$ ) is the power control used for device selection and Output Enable ( $\overline{G}$ ) is the output control used to gate data to the output pins, independent of device selection. Address access time $(t_{AVQV})$ is equal to the delay from $\overline{E}$ to output $(t_{ELQV})$ . Data is available at the outputs after the falling edge of $\overline{G}$ , assuming that $\overline{E}$ has been low and the addresses have been stable for at least $t_{AVQV} - t_{GLQV}$ . # **Standby Mode** The standby mode, reducing the maximum active power current from 85mA to 40mA, is achieved by applying a TTL high signal to the $\overline{E}$ input. When in the standby mode, the outputs are in a high impedance state, independent of the $\overline{G}$ input. ### **Device Operation (Cont'd):** #### **Two Line Output Control** The NTE21128 features a 2 line control function which accommodates the use of multiple memory connection. The two line control function allows: - a. the lowest possible memory power dissipation, - b. complete assurance that output bus contention will not occur. For the most efficient use of these two control lines, $\overline{E}$ should be decoded and used as the primary device selecting function, while $\overline{G}$ should be made a common connection to all devices in the array and connected to the $\overline{READ}$ line from the system control bus. This ensures that all deselected memory devices are in their low power standby mode and that the output pins are only active when data is required from a particular memory device. #### **System Considerations** The power switching characteristics of EPROMs require careful decoupling of the devices. The supply current ( $I_{CC}$ ) has three segments that are of interest to the system designer: the standby current level, the active current level, and transient current peaks that are produced by the falling and rising edges of $\overline{E}$ . The magnitude of these transient current peaks is dependent on the capacitive and inductive loading of the device at the output. The associated transient voltage peaks can be suppressed by complying with the two line output control and by properly selecting decoupling capacitors. It is recommended that a $1\mu f$ ceramic capacitor be used on every device between $V_{CC}$ and $V_{SS}$ . This should be a high frequency capacitor of low inherent inductance and should be placed as close to the device as possible. In addition, a $4.7\mu f$ bulk electrolytic capacitor should be used between $V_{CC}$ and GND for every eight devices. The bulk capacitor should be located near the power supply connection point. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of PCB traces. ### **Programming** When delivered, all bits of the NTE21128 are in the "1" state. Data is introduced by selectively programming "0s" into the desired bit locations. Although only "0s" will be programmed, both "1s" and "0s" can be present in the data word. The only way to change a "0" to a "1" is by ultraviolet light erasure. The NTE21128 is in the programming mode when the $V_{PP}$ input is at 12.5V and $\overline{E}$ and $\overline{P}$ are at TTL low. The data to be programmed is applied 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL. # **Fast Programming Algorithm** Fast Programming Algorithm rapidly programs the NTE21128 EPROM using an efficient and reliable method suited to the production programming environment. Programming reliability is also ensured as the incremental program margin of each byte is continually monitored to determine when it has been successfully programmed. The Fast Programming Algorithm utilizes two different pulse types: initial and overprogram. The duration of the initial $\overline{P}$ pulse(s) is 1ms, which will then be followed by a longer overprogram pulse of length 3ms by n (n is equal to the number of the initial one–millisecond pulses applied to a particular NTE21128 location), before a correct verify occurs. Up to 25 one–millisecond pulses per byte are provided for before the over program pulse is applied. The entire sequence of program pulses and byte verifications is performed at $V_{CC}$ = 6V and $V_{PP}$ = 12.5V. When the Fast Programming cycle has been completed, all bytes should be compared to the original data with $V_{CC}$ = 5V and $V_{PP}$ = 5V. ### **Device Operation (Cont'd):** #### **Program Inhibit** Programming of multiple NTE21128s in parallel with different data is also easily accomplished. Except for $\overline{E}$ , all like inputs (including $\overline{G}$ ) of the parallel NTE21128 may be common. A TTL low pulse applied to an NTE21128's $\overline{E}$ input, with $V_{PP} = 12.5V$ , will program that NTE21128> A high level $\overline{E}$ input inhibits the other NTE21128s from being programmed. ### **Program Verify** A verify should be performed on the programmed bits to determine that they were correctly programmed. The verify is accomplished with $\overline{G} = V_{IL}$ , $\overline{E} = V_{IL}$ , $\overline{P} = V_{IH}$ , and $V_{PP}$ at 12.5V. #### **Erasure Operation:** The erasure characteristic of the NTE21128 is such that erasure begins when the cells are exposed to light with wavelengths shorter than approximately 4000 angstroms. The recommended erasure procedure for the NTE21128 is exposure to short wave ultraviolet light which has a wavelength of 2537 angstroms. The integrated dose (i.e. UV intensity x exposure time) for erasure should be a minimum of 15 W sec/cm². The erasure time with this dosage is approximately 15 to 20 minutes using an ultraviolet lamp with 12000 $\mu\text{W/cm}^2$ power rating. The NTE21128 should be placed within 2.5cm (1 inch) of the lamp tubes during the erasure. Some lamps have a filter on their tubes which should be removed before erasure.