# CompactPCI® Backplane Interface / Termination IC ### **Features** - · Eleven channel termination - Hot-swap capability - · Suitable for system slot boards - Industrial temperature range: -40°C to +85°C - Typical TCR of resistors: -100 ppm/°C - Very low channel capacitance - 28-pin TSSOP package - Allows backplane termination with minimal PCB footprint ## **Applications** - Hot-swap CompactPCI<sup>®</sup> cards - Computer Telephony - Industrial PCs - Telecom/Datacom equipment - Instrumentation - Real-time Machine Control - Industrial Automation ## **Product Description** The CMCPCI100 is an 11-channel backplane interface/ termination IC specifically designed for the latest version of the CompactPCI specification. The CMCPCI100 allows CompactPCI boards to interface to the backplane. To minimize signal reflection and ringing, it provides a $10\Omega$ resistor for each channel to terminate the transmission line stub on the board, per CompactPCI specification. The CompactPCI standard requires system boards to be hot-swappable. To accommodate this requirement, the CMCPCI100 features a switched $10k\Omega$ resistor connected to the 1V Precharge Supply Voltage which allows for live insertion of boards. If the precharge enable pin (P\_EN) is asserted, then the $10k\Omega$ pull-up resistors are connected to precharge the circuits. In addition, a system board requirement mandates either a $1.0 \mathrm{k}\Omega$ pull-up resistor or a $2.7 \mathrm{k}\Omega$ resistor connected to VIO. CompactPCI slot cards must work in either $3.3 \mathrm{V}$ or $5 \mathrm{V}$ systems, hence the need for both $2.7 \mathrm{k}\Omega$ and $1 \mathrm{k}\Omega$ resistors. If the $3\_EN$ pin is logic high, the $2.7 \mathrm{k}\Omega$ resistor is used as the pull-up. If the $5\_EN$ pin is logic high, the $1 \mathrm{k}\Omega$ resistor is used. The CMCPCI100 integrates all these functions into a low-profile 28-pin TSSOP package. ### **Simplified Electrical Schematic** © 2002 California Micro Devices Corp. All rights reserved. CompactPCI is a trademark of the PCI Industrial Computer Manufacturer's Group | PIN DESCRIPTIONS | | | | | | |------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | PIN(S) | NAME | DESCRIPTION | | | | | 1-6 | A1 - A6 | The backplane-side input signals for channels 1 through 6, respectively. These pins are configured with a $10k\Omega$ internal precharge (pull-up) resistor which is switch-controlled by P_EN (pin 8) | | | | | 10-14 | A7 - A11 | The backplane-side input signals for channels 7 through 11, respectively. These pins are configured with a $10k\Omega$ internal precharge (pull-up) resistor which is switch-controlled by P_EN (pin 8). | | | | | 23-28 | B1 - B6 | The device-side connection for channels 1 through 6, respectively. | | | | | 15-19 | B7 - B11 | The device-side connection for channels 7 through 11, respectively. | | | | | 7 | 1V | A 1-volt precharge supply voltage input for all channels. | | | | | 8 | P_EN | P_EN The precharge enable input which controls the precharge pull-up resistors for all channels. When this active high control signal is set to '1', precharge of channels A1 through A11 is enabled. | | | | | 9 | GND | The ground voltage reference for the CMCPCI100. | | | | | 20 | 3_EN | The enable signal for the device-side channel pull-up mechanism when 3.3V is the supply voltage. When this active high control signal is set to '1', the $2.7 k\Omega$ pull-up resistor which pulls up the channel to the supply rail is engaged. | | | | | 21 | 5_EN | The enable signal for the device-side channel pull-up mechanism when 5V is the supply voltage. When this active high control signal is set to '1', the $1k\Omega$ pull-up resistor which pulls up the channel to the supply rail is engaged. | | | | | 22 | VIO | The positive supply voltage for the CMCPCI100. Either 3.3V or 5V may be used. | | | | # **Ordering Information** | PART NUMBERING INFORMATION | | | | | | |----------------------------|-------|-----------------------------------|--------------|--|--| | Pins Package | | Ordering Part Number <sup>1</sup> | Part Marking | | | | 28 | TSSOP | CMCPCI100T | CMCPCI100TS | | | Note 1: Parts are shipped in Tape & Reel form unless otherwise specified. # **Specifications** | ABSOLUTE MAXIMUM RATINGS | | | | | | |------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|-------------|--|--|--| | PARAMETER | RATING | UNITS | | | | | VIO (supply voltage) | -0.5 to +6 | V | | | | | Pin Voltages 1V, P_EN, 3_EN, 5_EN A1-A11 B1-B11 | -0.5 to (VIO+0.5)<br>-0.5 to (VIO+0.5)<br>-0.5 to (VIO+0.5) | V<br>V<br>V | | | | | ESD Withstand Voltage (Note 1) Human Body Model, MIL-STD-883D, Method 3015 (Note 2) VIO, 1V, P_EN, 5_EN, 3_EN All other pins | <u>+</u> 2<br><u>+</u> 1.25 | kV<br>kV | | | | | Storage Temperature Range | -65 to +150 | °C | | | | | Operating Temperature Range (Ambient) | -40 to +85 | °C | | | | | DC Power per Resistor | 62 | mW | | | | | Package Power Rating | 1 | W | | | | Note 1: This parameter guaranteed by design. Note 2: ESD is applied to input / output pins with respect to GND, one at a time; unused pins are left open. | STANDARD OPERATING CONDITIONS | | | | | | |-------------------------------------|------------|-------|--|--|--| | PARAMETER | RATING | UNITS | | | | | VIO (supply voltage) | 3 to 5.5 | V | | | | | Pin Voltages | | | | | | | P_EN, 3_EN, 5_EN | 0 to VIO | V | | | | | A1-A11 | 0 to VIO | V | | | | | B1-B11 | 0 to VIO | V | | | | | Ambient Operating Temperature Range | -40 to +85 | °C | | | | # **Specifications (Continued)** | | ELECTRICAL OPERATING CHARACTERISTICS <sup>1</sup> | | | | | | |-----------------------------------------------------------|-------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|---------------|------------|-------------|--------| | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | | R <sub>S</sub> | Series Resistance through R <sub>S</sub> | A to B; T <sub>A</sub> =25°C | | 10 | | Ω | | R <sub>PU1</sub> | Resistance of R <sub>PU1</sub> pull-up | T <sub>A</sub> =25°C | 9.5 | | 15 | kΩ | | R <sub>PU2</sub> | Resistance of R <sub>PU2</sub> pull-up | T <sub>A</sub> =25°C | | 2.7 | | kΩ | | R <sub>PU3</sub> | Resistance of R <sub>PU3</sub> pull-up | T <sub>A</sub> =25°C | | 1.0 | | kΩ | | TOL <sub>RS</sub> TOL <sub>RPU2</sub> TOL <sub>RPU3</sub> | Resistance Tolerance (R <sub>S</sub> , R <sub>PU2</sub> , R <sub>PU3</sub> ) | T <sub>A</sub> =25°C | | | <u>+</u> 5 | % | | TCR <sub>PU</sub> | Temperature Coefficient of Resistance (R <sub>PU1</sub> , R <sub>PU2</sub> , R <sub>PU3</sub> ) | | | -100 | | ppm/°C | | TCR <sub>S</sub> | Temperature Coefficient of Resistance (R <sub>S</sub> ) | | | +250 | | ppm/°C | | C <sub>1</sub> | Capacitance on backplane side (A side) of series resistor R <sub>S</sub> | Measured @ 66MHz; VIO=5V;<br>5_EN=5V; 30mV osc level;<br>Note 2 | | 1.4 | | pF | | C <sub>2</sub> | Capacitance on device side (B side) of series resistor R <sub>S</sub> | Measured @ 66MHz; VIO=5V;<br>5_EN=5V; 30mV osc level;<br>Note 2 | | 2.6 | | pF | | V <sub>IL</sub> | Logic Low Input Voltage to P_EN, 3_EN, 5_EN | | -0.5 | | VIO x 0.3 | V | | V <sub>IH</sub> | Logic High Input Voltage to P_EN, 3_EN, 5_EN | | VIO x<br>0.57 | | VIO + 0.5 | V | | I <sub>LEAK</sub> | Leakage Current into P_EN, 3_EN, 5_EN | GND < V < VIO | | <u>+</u> 1 | <u>+</u> 10 | μА | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Switch closure delay from the low-<br>to-high or high-to-low transition of<br>enable signal | Note 2 | | | 10 | ns | Note 1: All parameters specified at $T_A$ = -40 to +85°C unless otherwise noted. Note 2: This parameter is guaranteed by design; it is not tested 100%. ### **Performance Information** #### **Channel Charge Characteristics** Figure 1 shows a possible power-up sequence of the CMCPCI100. The channel (in this case measured at B3) is initially at ground. When the P\_EN signal is asserted, the channel is connected to the 1V Precharge Supply Voltage via $R_{PU1}$ (10k $\Omega$ ). With a 30pF load on the channel it is easy to see the channel charging up to 1V. Then the P\_EN signal deasserts to logic LOW, and the 5\_EN signal becomes logic HIGH. The channel is connected to VIO (5V) via $R_{PU3}$ (1k $\Omega$ ). Figure 1. Example Power-Up Sequence #### **Capacitance Variation with Frequency** Figure 2 graphs A through D show how the capacitance varies with frequency. The capacitance of the signal channel is lower at high frequencies because the capacitance of the switches is decoupled by the pull-up resistors. Figure 2. Capacitance Variance with Frequency # **Application Information** ### **Board Layout Recommendations** The CMCPCI100 devices should be located on the board as close as possible to the CompactPCI connector. Most of the signals do need to be terminated (with series stub and pull-up resistors), but some signals can be left out depending on the application and the type of board. For 32-bit System slot boards, the following signals needs to be terminated: AD0-AD31, C/BE0#-C/BE3#, PAR, FRAME#, IRDY#, TRDY#, STOP#, LOCK#, DEVSEL#, PERR#, SERR#, RST#, REQ64#, and ACK64# If used on the board, the following signals should be terminated: INTA#, INTB#, INTC# and INTD# For 64-bit System slot boards, the following signals should also be terminated: AD32-AD63, C/BE4#-C/BE7#, and PAR64. Figure 3 shows a 64-bit system board connection between the CMCPCI100 termination and the CompactPCI 5-row connector (2 mm pitch) labeled A to E (row F is Ground). The System slot should have signal lengths not exceeding 63.5 mm (2.5 inches). To minimize trace length, it is recommended that the CMCPCI100s be placed on alternate sides of the PC board. The configuration shown illustrates a fully-terminated 64-bit board utilizing 10 CMCPCI100 devices. Some applications (e.g. 32-bit boards) do not require all lines to be terminated, per the above table. The CMCPCI100 resistors have a very low TCR (typically -100ppm/°C) so that resistance will not fluctuate over temperature. Buffers are implemented on P EN, 5 EN, and 3 EN inputs to ensure that switches turn on and off completely. A typical system slot card may use 10 CMCPCI100 devices to replace 14 16-bit FET bus switches and 76 4-resistor packs (0805 form factor), thus providing significant reduction in both component count and assembly costs. At the same time this highly integrated solution improves reliability and manufacturing efficiency, saves board area for space-critical designs, and satisfies CompactPCI height requirements. Figure 3. Schematic for 64-bit System Board ## **Mechanical Details** #### **TSSOP Mechanical Specifications** CMCPCI100 devices are packaged in 28-pin TSSOP packages. Dimensions are presented below. For complete information on the TSSOP-28 package, see the California Micro Devices TSSOP Package Information document. | PACKAGE DIMENSIONS | | | | | | |------------------------------------|-------------|------|------------|--------|--| | Package | TSSOP | | | | | | Pins | 28 | | | | | | Dimensions | Millimeters | | Inches | | | | Difficusions | Min | Max | Min | Max | | | Α | _ | 1.10 | | 0.0433 | | | A1 | 0.05 | 0.15 | 0.002 | 0.006 | | | В | 0.19 | 0.30 | 0.0075 | 0.0118 | | | С | 0.09 | 0.20 | 0.0035 | 0.0079 | | | D | 9.60 | 9.80 | 0.378 | 0.386 | | | Е | 4.30 | 4.50 | 0.169 | 0.177 | | | е | 0.65 BSC | | 0.0256 BSC | | | | Н | 6.25 | 6.50 | 0.246 | 0.256 | | | L | 0.50 | 0.70 | 0.020 | 0.028 | | | # per tube | 50 pieces* | | | | | | # per tape<br>and reel | 2500 pieces | | | | | | Controlling dimension: millimeters | | | | | | <sup>\*</sup> This is an approximate number which may vary. Package Dimensions for TSSOP-28