Data Sheet November 19, 2004 FN7176.1 # 12MHz 4, 8, 10 & 12 Channel Rail-to-Rail Input-Output Buffers The EL5123, EL5223, EL5323, and EL5423 are low power, high voltage rail-to-rail input/output buffers designed primarily for use in reference voltage buffering applications for TFT-LCDs. They are available in quad (EL5123), octal (EL5223), 10-channel (EL5323), and 12-channel (EL5423) topologies. All buffers feature a -3dB bandwidth of 12MHz and operate from just 600µA per buffer. This family also features fast slewing and settling times, as well as a continuous output drive capability of 30mA (sink and source). The quad channel EL5123 is available in the 10-pin MSOP package. The 8-channel EL5223 is available in both the 20-pin TSSOP and 24-pin QFN packages, the 10-channel EL5323 in the 24-pin TSSOP and 24-pin QFN packages, and the 12-channel EL5423 in the 28-pin TSSOP and 32-pin QFN packages. All buffers are specified for operation over the full -40°C to +85°C temperature range. #### Features - · 12MHz -3dB bandwidth - Supply voltage = 4.5V to 16.5V - Low supply current (per buffer) = 600μA - High slew rate = 15V/µs - · Rail-to-rail input/output swing - · Ultra-small packages - · Pb-free available (RoHS compliant) #### **Applications** - · TFT-LCD drive circuits - · Electronics notebooks - · Electronic games - Touch-screen displays - · Personal communication devices - · Personal digital assistants (PDA) - · Portable instrumentation - · Sampling ADC amplifiers - · Wireless LANs - · Office automation - · Active filters - ADC/DAC buffers #### **Pinouts** ### **Ordering Information** | PART NO. | PACKAGE | TAPE &<br>REEL | PKG. DWG. # | | | |-----------------------------|---------------------------|----------------|-------------|--|--| | EL5123CY | 10-Pin MSOP | - | MDP0043 | | | | EL5123CY-T7 | 10-Pin MSOP | 7" | MDP0043 | | | | EL5123CY-T13 | 10-Pin MSOP | 13" | MDP0043 | | | | EL5123CYZ<br>(See Note) | 10-Pin MSOP<br>(Pb-Free) | - | MDP0043 | | | | EL5123CYZ-T7<br>(See Note) | 10-Pin MSOP<br>(Pb-Free) | 7" | MDP0043 | | | | EL5123CYZ-T13<br>(See Note) | 10-Pin MSOP<br>(Pb-Free) | 13" | MDP0043 | | | | EL5223CL | 24-Pin QFN | - | MDP0046 | | | | EL5223CL-T7 | 24-Pin QFN | 7" | MDP0046 | | | | EL5223CL-T13 | 24-Pin QFN | 13" | MDP0046 | | | | EL5223CLZ<br>(See Note) | 24-Pin QFN<br>(Pb-Free) | - | MDP0046 | | | | EL5223CLZ-T7<br>(See Note) | 24-Pin QFN<br>(Pb-Free) | 7" | MDP0046 | | | | EL5223CLZ-T13<br>(See Note) | 24-Pin QFN<br>(Pb-Free) | 13" | MDP0046 | | | | EL5223CR | 20-Pin TSSOP | - | MDP0044 | | | | EL5223CR-T7 | 20-Pin TSSOP | 7" | MDP0044 | | | | EL5223CR-T13 | 20-Pin TSSOP | 13" | MDP0044 | | | | EL5223CRZ<br>(See Note) | 20-Pin TSSOP<br>(Pb-Free) | - | MDP0044 | | | | EL5223CRZ-T7<br>(See Note) | 20-Pin TSSOP<br>(Pb-Free) | 7" | MDP0044 | | | | EL5223CRZ-T13<br>(See Note) | 20-Pin TSSOP<br>(Pb-Free) | 13" | MDP0044 | | | | EL5323CL | 24-Pin QFN | - | MDP0046 | | | | EL5323CL-T7 | 24-Pin QFN | 7" | MDP0046 | | | | EL5323CL-T13 | 24-Pin QFN | 13" | MDP0046 | | | | PART NO. | PACKAGE | TAPE &<br>REEL | PKG. DWG. # | | | |-----------------------------|---------------------------|----------------|-------------|--|--| | EL5323CLZ<br>(See Note) | 24-Pin QFN<br>(Pb-Free) | - | MDP0046 | | | | EL5323CLZ-T7<br>(See Note) | 24-Pin QFN<br>(Pb-Free) | 7" | MDP0046 | | | | EL5323CLZ-T13<br>(See Note) | 24-Pin QFN<br>(Pb-Free) | 13" | MDP0046 | | | | EL5323CR | 24-Pin TSSOP | - | MDP0044 | | | | EL5323CR-T7 | 24-Pin TSSOP | 7" | MDP0044 | | | | EL5323CR-T13 | 24-Pin TSSOP | 13" | MDP0044 | | | | EL5323CRZ<br>(See Note) | 24-Pin TSSOP<br>(Pb-Free) | - | MDP0044 | | | | EL5323CRZ-T7<br>(See Note) | 24-Pin TSSOP<br>(Pb-Free) | 7" | MDP0044 | | | | EL5323CRZ-T13<br>(See Note) | 24-Pin TSSOP<br>(Pb-Free) | 13" | MDP0044 | | | | EL5423CL | 32-Pin QFN | - | MDP0046 | | | | EL5423CL-T7 | 32-Pin QFN | 7" | MDP0046 | | | | EL5423CL-T13 | 32-Pin QFN | 13" | MDP0046 | | | | EL5423CLZ<br>(See Note) | 32-Pin QFN<br>(Pb-Free) | - | MDP0046 | | | | EL5423CLZ-T7<br>(See Note) | 32-Pin QFN<br>(Pb-Free) | 7" | MDP0046 | | | | EL5423CLZ-T13<br>(See Note) | 32-Pin QFN<br>(Pb-Free) | 13" | MDP0046 | | | | EL5423CR | 28-Pin TSSOP | - | MDP0044 | | | | EL5423CR-T7 | 28-Pin TSSOP | 7" | MDP0044 | | | | EL5423CR-T13 | 28-Pin TSSOP | 13" | MDP0044 | | | | EL5423CRZ<br>(See Note) | 28-Pin TSSOP<br>(Pb-Free) | - | MDP0044 | | | | EL5423CRZ-T7<br>(See Note) | 28-Pin TSSOP<br>(Pb-Free) | 7" | MDP0044 | | | | EL5423CRZ-T13<br>(See Note) | 28-Pin TSSOP<br>(Pb-Free) | 13" | MDP0044 | | | NOTE: Intersil Pb-free products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020C. ### EL5123, EL5223, EL5323, EL5423 ### **Absolute Maximum Ratings** $(T_A = 25^{\circ}C)$ | Supply Voltage between V <sub>S</sub> + and V <sub>S</sub> +18V | Storage Temperature65°C to +150°C | |-----------------------------------------------------------------|-----------------------------------| | Input Voltage | Operating Temperature | | Maximum Continuous Output Current | Power Dissipation See Curves | | Maximum Die Temperature | ESD Voltage2kV | CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. IMPORTANT NOTE: All parameters having Min/Max specifications are guaranteed. Typical values are for information purposes only. Unless otherwise noted, all tests are at the specified temperature and are pulsed tests, therefore: $T_J = T_C = T_A$ ### **Electrical Specifications** $V_S+=+5V$ , $V_{S^-}=-5V$ , $R_L=10k\Omega$ and $C_L=10pF$ to 0V, $T_A=25^{\circ}C$ unless otherwise specified. | PARAMETER | DESCRIPTION | CONDITION | MIN | TYP | MAX | UNIT | |------------------------|-----------------------------------------|-----------------------------------------------|----------|-------|-------|-------| | INPUT CHARA | CTERISTICS | · | II. | | I | | | Vos | Input Offset Voltage | V <sub>CM</sub> = 0V | | 0.5 | 12 | mV | | TCV <sub>OS</sub> | Average Offset Voltage Drift | (Note 1) | | 5 | | μV/°C | | I <sub>B</sub> | Input Bias Current | V <sub>CM</sub> = 0V | | 2 | 50 | nA | | R <sub>IN</sub> | Input Impedance | | | 1 | | GΩ | | C <sub>IN</sub> | Input Capacitance | | | 1.35 | | pF | | A <sub>V</sub> | Voltage Gain | $-4.5V \le V_{OUT} \le 4.5V$ | 0.99 | | 1.01 | V/V | | OUTPUT CHAR | RACTERISTICS | | | | | | | V <sub>OL</sub> | Output Swing Low | I <sub>L</sub> = -5mA | | -4.95 | -4.85 | V | | V <sub>OH</sub> | Output Swing High | I <sub>L</sub> = +5mA | 4.85 | 4.95 | | V | | I <sub>OUT</sub> (max) | Output Current (Note 2) | R <sub>L</sub> = 10Ω | | ±120 | | mA | | POWER SUPPL | LY PERFORMANCE | | <u>'</u> | | | | | PSRR | Power Supply Rejection Ratio | V <sub>S</sub> is moved from ±2.25V to ±7.75V | 55 | 80 | | dB | | IS | Supply Current | No load (EL5123) | | 2.4 | 3.4 | mA | | | | No load (EL5223) | | 5.5 | 6.8 | mA | | | | No load (EL5323) | | 6 | 8.5 | mA | | | | No load (EL5423) | | 7.45 | 10.1 | mA | | DYNAMIC PER | FORMANCE | | <u>'</u> | | | | | SR | Slew Rate (Note 3) | $-4.0V \le V_{OUT} \le 4.0V$ , 20% to 80% | 7 | 15 | | V/µs | | ts | Settling to +0.1% (A <sub>V</sub> = +1) | $(A_V = +1), V_O = 2V \text{ step}$ | | 250 | | ns | | BW | -3dB Bandwidth | R <sub>L</sub> = 10kΩ, C <sub>L</sub> = 10pF | | 12 | | MHz | | CS | Channel Separation | f = 5MHz | | 75 | | dB | #### NOTES: - 1. Measured over operating temperature range. - 2. Instantaneous peak current. - 3. Slew rate is measured on rising and falling edges. FN7176.1 November 19, 2004 ### EL5123, EL5223, EL5323, EL5423 $\textbf{Electrical Specifications} \qquad \text{V}_S + \text{ =+5V, V}_{S^-} = \text{0V, R}_L = \text{10k}\Omega \text{ and C}_L = \text{10pF to 2.5V, T}_A = \text{25}^\circ\text{C unless otherwise specified.}$ | PARAMETER | DESCRIPTION | CONDITION | MIN | TYP | MAX | UNIT | |------------------------|-----------------------------------------|-------------------------------------------------|--------------|------|------|-------| | INPUT CHARA | CTERISTICS | | " | · L | | | | V <sub>OS</sub> | Input Offset Voltage | V <sub>CM</sub> = 2.5V | | 0.5 | 12 | mV | | TCVOS | Average Offset Voltage Drift | (Note 1) | | 5 | | μV/°C | | I <sub>B</sub> | Input Bias Current | V <sub>CM</sub> = 2.5V | | 2 | 50 | nA | | R <sub>IN</sub> | Input Impedance | | | 1 | | GΩ | | C <sub>IN</sub> | Input Capacitance | | | 1.35 | | pF | | A <sub>V</sub> | Voltage Gain | $0.5V \le V_{OUT} \le 4.5V$ | 0.99 | | 1.01 | V/V | | OUTPUT CHAF | RACTERISTICS | | <u> </u> | 1 | • | • | | V <sub>OL</sub> | Output Swing Low | I <sub>L</sub> = -2.5mA | | 80 | 150 | mV | | V <sub>OH</sub> | Output Swing High | I <sub>L</sub> = +2.5mA | 4.85 | 4.92 | | V | | I <sub>OUT</sub> (max) | Output Current (Note 2) | $R_L = 10\Omega$ | | ±120 | | mA | | POWER SUPP | LY PERFORMANCE | · | | | | | | PSRR | Power Supply Rejection Ratio | V <sub>S</sub> is moved from 4.5V to 15.5V | 55 | 80 | | dB | | IS | Supply Current | No load (EL5123) | | 2.4 | 3.2 | mA | | | | No load (EL5223) | | 5.2 | 6.5 | mA | | | | No load (EL5323) | | 5.8 | 8 | mA | | | | No load (EL5423) | | 7.2 | 9.7 | mA | | DYNAMIC PER | FORMANCE | , | <del>'</del> | | | | | SR | Slew Rate (Note 3) | $1V \le V_{OUT} \le 4V$ , 20% to 80% | | 12 | | V/µs | | ts | Settling to +0.1% (A <sub>V</sub> = +1) | (A <sub>V</sub> = +1), V <sub>O</sub> = 2V step | | 250 | | ns | | BW | -3dB Bandwidth | $R_L$ = 10kΩ, $C_L$ = 10pF | | 12 | | MHz | | CS | Channel Separation | f = 5MHz | | 75 | | dB | ### NOTES: - 1. Measured over operating temperature range. - 2. Instantaneous peak current. - 3. Slew rate is measured on rising and falling edges ### EL5123, EL5223, EL5323, EL5423 $\textbf{Electrical Specifications} \qquad \text{V}_{S}\text{+ = +15V, V}_{S}\text{- = 0V, R}_{L} \text{ = 10k}\Omega \text{ and C}_{L} \text{ = 10pF to 7.5V, T}_{A} \text{ = 25°C unless otherwise specified.}$ | PARAMETER | DESCRIPTION | CONDITION | MIN | TYP | MAX | UNIT | |------------------------|-----------------------------------------|-------------------------------------------------|--------------------------------------------------|-------|------|-------| | INPUT CHARAC | CTERISTICS | · | • | | · | ' | | V <sub>OS</sub> | Input Offset Voltage | V <sub>CM</sub> = 7.5V | | 0.5 | 14 | mV | | TCVOS | Average Offset Voltage Drift | (Note 1) | | 5 | | μV/°C | | I <sub>B</sub> | Input Bias Current | V <sub>CM</sub> = 7.5V | | 2 | 50 | nA | | R <sub>IN</sub> | Input Impedance | | | 1 | | GΩ | | C <sub>IN</sub> | Input Capacitance | | | 1.35 | | pF | | A <sub>V</sub> | Voltage Gain | $0.5V \le V_{OUT} \le 14.5V$ | 0.99 | | 1.01 | V/V | | OUTPUT CHAR | ACTERISTICS | , | <u> </u> | Į. | I. | | | V <sub>OL</sub> | Output Swing Low | I <sub>L</sub> = -7.5mA | | 80 | 150 | mV | | V <sub>OH</sub> | Output Swing High | I <sub>L</sub> = +7.5mA | 14.85 | 14.95 | | V | | I <sub>OUT</sub> (max) | Output Current (Note 2) | $R_L = 10\Omega$ | 120 | 200 | | mA | | POWER SUPPL | Y PERFORMANCE | | , | | 1 | • | | PSRR | Power Supply Rejection Ratio | V <sub>S</sub> is moved from 4.5V to 15.5V | 55 | 80 | | dB | | Is | Supply Current | No load (EL5123) | | 2.4 | 3.7 | mA | | | | No load (EL5223) | | 5.7 | 7.1 | mA | | | | No load (EL5323) | | 6.2 | 8.7 | mA | | | | No load (EL5423) | | 7.8 | 10.4 | mA | | DYNAMIC PERI | FORMANCE | 1 | <del>- </del> | ! | ! | | | SR | Slew Rate (Note 3) | $1V \le V_{OUT} \le 14V$ , 20% to 80% | | 18 | | V/µs | | ts | Settling to +0.1% (A <sub>V</sub> = +1) | (A <sub>V</sub> = +1), V <sub>O</sub> = 2V step | | 250 | | ns | | BW | -3dB Bandwidth | $R_L$ = 10kΩ, $C_L$ = 10pF | | 12 | | MHz | | CS | Channel Separation | f = 5MHz | | 75 | | dB | ### NOTES: - 1. Measured over operating temperature range. - 2. Instantaneous peak current. - 3. Slew rate is measured on rising and falling edges. FIGURE 1. OUTPUT SWING vs FREQUENCY FIGURE 3. OVERSHOOT vs LOAD CAPACITANCE FIGURE 5. FREQUENCY RESPONSE FOR VARIOUS CL FIGURE 2. TOTAL HARMONIC DISTORTION + NOISE vs FREQUENCY FIGURE 4. SETTLING TIME vs STEP SIZE FIGURE 6. FREQUENCY RESPONSE FOR VARIOUS RL intersil FIGURE 7. PSRR vs FREQUENCY FIGURE 9. INPUT NOISE SPECTRAL DENSITY vs FREQUENCY FIGURE 11. INPUT BIAS CURRENT vs TEMPERATURE FIGURE 8. OUTPUT IMPEDANCE vs FREQUENCY FIGURE 10. INPUT OFFSET VOLTAGE DISTRIBUTION FIGURE 12. OUTPUT HIGH VOLTAGE vs TEMPERATURE FIGURE 13. SLEW RATE vs TEMPERATURE FIGURE 15. VOLTAGE GAIN vs TEMPERATURE FIGURE 17. SUPPLY CURRENT PER CHANNEL vs SUPPLY VOLTAGE FIGURE 14. OUTPUT LOW VOLTAGE vs TEMPERATURE FIGURE 16. SUPPLY CURRENT PER CHANNEL vs TEMPERATURE FIGURE 18. SMALL SIGNAL TRANSIENT RESPONSE FIGURE 19. LARGE SIGNAL TRANSIENT RESPONSE FIGURE 21. PACKAGE POWER DISSIPATION vs AMBIENT **TEMPERATURE** FIGURE 23. PACKAGE POWER DISSIPATION vs AMBIENT **TEMPERATURE** FIGURE 20. PACKAGE POWER DISSIPATION vs AMBIENT **TEMPERATURE** FIGURE 22. PACKAGE POWER DISSIPATION vs AMBIENT **TEMPERATURE** #### Applications Information #### **Product Description** The EL5123, EL5223, EL5323, and EL5423 unity gain buffers are fabricated using a high voltage CMOS process. It exhibits rail-to-rail input and output capability and has low power consumption (600 $\mu$ A per buffer). These features make the EL5123, EL5223, EL5323, and EL5423 ideal for a wide range of general-purpose applications. When driving a load of $10k\Omega$ and 12pF, the EL5123, EL5223, EL5323, and EL5423 have a -3dB bandwidth of 12MHz and exhibits $15V/\mu s$ slew rate. #### Operating Voltage, Input, and Output The EL5123, EL5223, EL5323, and EL5423 are specified with a single nominal supply voltage from 5V to 15V or a split supply with its total range from 5V to 15V. Correct operation is guaranteed for a supply range of 4.5V to 16.5V. Most EL5123, EL5223, EL5323, and EL5423 specifications are stable over both the full supply range and operating temperatures of -40°C to +85°C. Parameter variations with operating voltage and/or temperature are shown in the typical performance curves. The output swings of the EL5123, EL5223, EL5323, and EL5423 typically extend to within 50mV of positive and negative supply rails with load currents of 5mA. Decreasing load currents will extend the output voltage range even closer to the supply rails. Figure 24shows the input and output waveforms for the device. Operation is from $\pm 5V$ supply with a $10k\Omega$ load connected to GND. The input is a $10V_{P-P}$ sinusoid. The output voltage is approximately $9.985V_{P-P}$ . FIGURE 24. OPERATION WITH RAIL-TO-RAIL INPUT AND OUTPUT #### Short Circuit Current Limit The EL5123, EL5223, EL5323, and EL5423 will limit the short circuit current to ±120mA if the output is directly shorted to the positive or the negative supply. If an output is shorted indefinitely, the power dissipation could easily increase such that the device may be damaged. Maximum reliability is maintained if the output continuous current never exceeds ±30mA. This limit is set by the design of the internal metal interconnects. #### **Output Phase Reversal** The EL5123, EL5223, EL5323, and EL5423 are immune to phase reversal as long as the input voltage is limited from V<sub>S</sub>--0.5V to V<sub>S</sub>++0.5V. Figure 25 shows a photo of the output of the device with the input voltage driven beyond the supply rails. Although the device's output will not change phase, the input's over-voltage should be avoided. If an input voltage exceeds supply voltage by more than 0.6V, electrostatic protection diodes placed in the input stage of the device begin to conduct and over-voltage damage could occur. FIGURE 25. OPERATION WITH BEYOND-THE-RAILS INPUT #### **Power Dissipation** With the high-output drive capability of the EL5123, EL5223, EL5323, and EL5423 buffer, it is possible to exceed the 125°C "absolute-maximum junction temperature" under certain load current conditions. Therefore, it is important to calculate the maximum junction temperature for the application to determine if load conditions need to be modified for the buffer to remain in the safe operating area. The maximum power dissipation allowed in a package is determined according to: $$\mathsf{P}_{\mathsf{DMAX}} = \frac{\mathsf{T}_{\mathsf{JMAX}} - \mathsf{T}_{\mathsf{AMAX}}}{\mathsf{d}\Theta_{\mathsf{JA}}}$$ where: T<sub>JMAX</sub> = Maximum junction temperature T<sub>AMAX</sub> = Maximum ambient temperature $\theta_{JA}$ = Thermal resistance of the package P<sub>DMAX</sub> = Maximum power dissipation in the package The maximum power dissipation actually produced by an IC is the total quiescent supply current times the total power supply voltage, plus the power in the IC due to the loads, or: $$P_{DMAX} = \Sigma i [V_S \times I_{SMAX} + (V_S + -V_{OUT}i) \times I_{LOAD}i]$$ FN7176.1 November 19, 2004 when sourcing, and $\mathsf{P}_{\mathsf{DMAX}} = \Sigma \mathsf{i}[\mathsf{V}_{\mathsf{S}} \times \mathsf{I}_{\mathsf{SMAX}} + (\mathsf{V}_{\mathsf{OUT}}\mathsf{i} - \mathsf{V}_{\mathsf{S}^{-}}) \times \mathsf{I}_{\mathsf{LOAD}}\mathsf{i}]$ when sinking. where: i = 1 to Total number of buffers V<sub>S</sub> = Total supply voltage I<sub>SMAX</sub> = Maximum quiescent current per channel V<sub>OUT</sub>i = Maximum output voltage of the application I<sub>I OAD</sub>i = Load current If we set the two $P_{DMAX}$ equations equal to each other, we can solve for $R_{LOAD}$ i to avoid device overheat. The package power dissipation curves provide a convenient way to see if the device will overheat. The maximum safe power dissipation can be found graphically, based on the package type and the ambient temperature. By using the previous equation, it is a simple matter to see if $P_{DMAX}$ exceeds the device's power derating curves. #### Unused Buffers It is recommended that any unused buffer have the input tied to the ground plane. #### **Driving Capacitive Loads** The EL5123, EL5223, EL5323, and EL5423 can drive a wide range of capacitive loads. As load capacitance increases, however, the -3dB bandwidth of the device will decrease and the peaking increase. The buffers drive 10pF loads in parallel with $10k\Omega$ with just 1.5dB of peaking, and 100pF with 6.4dB of peaking. If less peaking is desired in these applications, a small series resistor (usually between $5\Omega$ and $50\Omega$ ) can be placed in series with the output. However, this will obviously reduce the gain slightly. Another method of reducing peaking is to add a "snubber" circuit at the output. A snubber is a shunt load consisting of a resistor in series with a capacitor. Values of $150\Omega$ and 10nF are typical. The advantage of a snubber is that it does not draw any DC load current or reduce the gain. ## Power Supply Bypassing and Printed Circuit Board Layout As with any high frequency device, good printed circuit board layout is necessary for optimum performance. Ground plane construction is highly recommended, lead lengths should be as short as possible, and the power supply pins must be well bypassed to reduce the risk of oscillation. For normal single supply operation, where the $V_{S^-}$ pin is connected to ground, a 0.1µF ceramic capacitor should be placed from $V_{S^+}$ pin to ground. A 4.7µF tantalum capacitor should then be connected from $V_{S^+}$ pin to ground. One 4.7µF capacitor may be used for multiple devices. This same capacitor combination should be placed at each supply pin to ground if split supplies are to be used. All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see www.intersil.com intersil