- 0.6-Gbps to 1.3-Gbps Serializer/Deserializer
- Low Power Consumption <200 mW at 1.25 Gbps
- LVPECL Compatible Differential I/O on High Speed Interface
- Single Monolithic PLL Design
- Support For 10-Bit Interface or Reduced Interface 5-Bit DDR (Double Data Rate) Clocking
- Receiver Differential Input Thresholds 200 mV Minimum
- IEEE 802.3 Gigabit Ethernet Compliant
- ANSI X3.230-1994 (FC-PH) Fibre Channel Compliant

- Advanced 0.25-μm CMOS Technology
- No External Filter Capacitors Required
- Comprehensive Suite of Built-In Testability
- IEEE 1149.1 JTAG Support
- 2.5-V Supply Voltage for Lowest Power Operation
- 3.3-V Tolerant on LVTTL Inputs
- Hot Plug Protection
- 64-Pin VQFP With Thermally Enhanced Package (PowerPAD™)
- Industrial Temperature Range Supported:
   -40°C to 85°C



## description

The TLK1201 gigabit ethernet transceiver provides for ultrahigh-speed, full-duplex, point-to-point data transmissions. This device is based on the timing requirements of the 10-bit interface specification by the IEEE 802.3 gigabit ethernet specification and is also compliant with the ANSI X3.230-1994 (FC-PH) fibre channel standard. The device supports data rates from 0.6 Gbps to 1.3 Gbps.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PowerPAD is a trademark of Texas Instruments.



## description (continued)

The primary application of this device is to provide building blocks for point-to-point baseband data transmission over controlled impedance media of 50  $\Omega$  or 75  $\Omega$ . The transmission media can be printed-circuit board traces, copper cables, or fiber-optical media. The ultimate rate and distance of data transfer is dependent upon the attenuation characteristics of the media and the noise coupling to the environment.

The TLK1201I performs the data serialization, deserialization, and clock extraction functions for a physical layer interface device. The transceiver operates at 1.25 Gbps (typical), providing up to 1 Gbps of data bandwidth over a copper or optical media interface.

The TLK1201I supports both the defined 10-bit interface (TBI) and a reduced 5-bit interface utilizing double data rate (DDR) clocking. In the TBI mode the serializer/deserializer (SERDES) accepts 10-bit wide 8b/10b parallel encoded data bytes. The parallel data bytes are serialized and transmitted differentially at PECL compatible voltage levels. The SERDES extracts clock information from the input serial stream and deserializes the data, outputting a parallel 10-bit data byte.

In the DDR mode the parallel interface accepts 5-bit wide 8b/10b encoded data aligned to both the rising and falling edge of the reference clock. The data is clocked most significant bit first, (bits 0 - 4 of the 8b/10b encoded data) on the rising edge of the clock and the least significant bits (bits 5 – 9 of the 8b/10b encoded data) are clocked on the falling edge of the clock.

The device provides a comprehensive series of built-in tests for self-test purposes including loopback and pseudorandom binary sequence (PRBS) generation and verification. An IEEE 1149.1 JTAG port is also supported.

The TLK1201I is housed in a high-performance, thermally enhanced, 64-pin VQFP PowerPAD package. Use of the PowerPAD package does not require any special considerations except to note that the PowerPAD, which is an exposed die pad on the bottom of the device, is a metallic thermal and electrical conductor. It is recommended that the device's PowerPAD be soldered to the thermal land on the board.

The TLK1201I is characterized for operation from -0°C to 70°C (TLK1201), or -40°C to 85°C (TLK1201I).

The TLK1201I uses a 2.5-V supply. The I/O section is 3.3-V compatible. With a 2.5-V supply the chipset is very power-efficient, dissipating less than 200 mW typical power when operating at 1.25 Gbps.

The TLK1201I is designed to be hot plug capable. A power-on reset causes RBC0, RBC1, the parallel output signal terminals, TXP, and TXN to be held in a high-impedance state.

## differences between TLK1201/TLK1201I and TNETE2201

The TLK1201/TLK1201I is the functional equivalent of the TNETE2201. There are several differences between the devices as noted below. See Figure 12 in the Application Information section for an example of a typical application circuit.

- The V<sub>CC</sub> is 2.5 V for the TLK1201 vs 3.3 V for TNETE2201.
- The PLL filter capacitors on pins 16, 17, 48, and 49 of the TNETE2201 are no longer required. The TLK1201 uses these pins to provide added test capabilities. The capacitors, if present, do not affect the operation of the device.
- No pulldown resistors are required on the TXP/TXN outputs.

#### **AVAILABLE OPTIONS**

|               | PACKAGE                      |  |  |
|---------------|------------------------------|--|--|
| TA            | PLASTIC QUAD FLAT PACK (RCP) |  |  |
| −0°C to 70°C  | TLK1201RCP                   |  |  |
| –40°C to 85°C | TLK1201IRCP                  |  |  |



## block diagram



## **Terminal Functions**

| TERMI    | NAL                                                                                             | 1/0                   | DECORIDATION                                                                                                                                                                                                                                                                                                                   |
|----------|-------------------------------------------------------------------------------------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME NO. |                                                                                                 | 1/0                   | DESCRIPTION                                                                                                                                                                                                                                                                                                                    |
| SIGNAL   |                                                                                                 |                       |                                                                                                                                                                                                                                                                                                                                |
| MODESEL  | 15                                                                                              | I<br>P/D <sup>†</sup> | Mode select. This terminal selects between the 10-bit interface and a reduced 5-bit DDR interface. When low the 10-bit interface (TBI) is selected. When pulled high, the 5-bit DDR mode is selected. The default mode is the TBI.                                                                                             |
| LOS      | 26                                                                                              | 0                     | Loss of signal. Indicates a loss of signal on the high-speed differential inputs RXP and RXN.  If magnitude of RXP–RXN > 150 mV, LOS = 1, valid input signal  If magnitude of RXP–RXN < 150 mV and > 50 mV, LOS is undefined  If magnitude of RXP–RXN < 50 mV, LOS = 0, loss of signal                                         |
| RBCMODE  | ODE 32 I Receive clock mode select. Whe RBC0 and RBC1. When MODE RBC0 and RBC1 is held low. Whe |                       | Receive clock mode select. When RBCMODE and MODESEL are low, half-rate clocks are output on RBC0 and RBC1. When MODESEL is low and RBCMODE is high, a full baud-rate clock is output on RBC0 and RBC1 is held low. When MODESEL is high, RBCMODE is ignored and a full baud-rate clock is output on RBC0 and RBC1 is held low. |

 $<sup>\</sup>dagger$  P/D = Internal pulldown

## **Terminal Functions (Continued)**

| TERM         | INAL                                      |                       |                                                                                                                                                                                                                                                                                                                                                                                     |
|--------------|-------------------------------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME         | NO.                                       | 1/0                   | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                         |
| SIGNAL (con  | itinued)                                  |                       |                                                                                                                                                                                                                                                                                                                                                                                     |
| RBC0<br>RBC1 | 31<br>30                                  | 0                     | Receive byte clock. RBC0 and RBC1 are recovered clocks used for synchronizing the 10-bit output data on RD0–RD9. The operation of these clocks is dependent upon the receive clock mode selected.                                                                                                                                                                                   |
|              |                                           |                       | In the half-rate mode, the 10-bit output data words are valid on the rising edges of RBC0 and RBC1. These clocks are adjusted to half-word boundaries in conjunction with synchronous detect. The clocks are always expanded during data realignment and never slivered or truncated. RBC0 registers bytes 1 and 3 of received data. RBC1 registers bytes 0 and 2 of received data. |
|              |                                           |                       | In the normal rate mode, only RBC0 is valid and operates at 1/10 the serial data rate. Data is aligned to the rising edge.                                                                                                                                                                                                                                                          |
|              |                                           |                       | In the DDR mode, only RBC0 is valid and operates at 1/10 the serial data rate. Data is aligned to both the rising and falling edges.                                                                                                                                                                                                                                                |
| RD0-RD9      | 45, 44, 43,<br>41, 40, 39,<br>38, 36, 35, | 0                     | Receive data. When in TBI mode (MODESEL = low) these outputs carry 10-bit parallel data output from the transceiver to the protocol layer. The data is referenced to terminals RBC0 and RBC1, depending on the receive clock mode selected. RD0 is the first bit received.                                                                                                          |
|              | 34                                        |                       | When in the DDR mode (MODESEL = high) only RD0–RD4 are valid. RD5–RD9 are held low. The 5-bit parallel data is clocked out of the transceiver on the rising edge of RBC0.                                                                                                                                                                                                           |
| REFCLK       | 22                                        | I                     | Reference clock. REFCLK is an external input clock that synchronizes the receiver and transmitter interface (60 MHz to 130 MHz). The transmitter uses this clock to register the input data (TD0–TD9) for serialization.                                                                                                                                                            |
|              |                                           |                       | In the TBI mode that data is registered on the rising edge of REFCLK.                                                                                                                                                                                                                                                                                                               |
|              |                                           |                       | In the DDR mode, the data is registered on both the rising and falling edges of REFCLK with the most significant bits aligned to the rising edge of REFCLK.                                                                                                                                                                                                                         |
| RXP<br>RXN   | 54<br>52                                  | PECL<br>I             | Differential input receive. RXP and RXN together are the differential serial input interface from a copper or an optical I/F module.                                                                                                                                                                                                                                                |
| SYNCEN       | 24                                        | I<br>P/U‡             | Synchronous function enable. When SYNCEN is high, the internal synchronization function is activated. When this function is activated, the transceiver detects the K28.5 comma character (0011111 negative beginning disparity) in the serial data stream and realigns data on byte boundaries if required. When SYNCEN is low, serial input data is unframed in RD0 – RD9.         |
| SYNC/PASS    | 47                                        | 0                     | Synchronous detect. The SYNC output is asserted high upon detection of the comma pattern in the serial data path. SYNC pulses are output only when SYNCEN is activated (asserted high). In PRBS test mode (PRBSEN=high), SYNC/PASS outputs the status of the PRBS test results (high=pass).                                                                                         |
| TD0-TD9      | 2–4, 6–9,<br>11–13                        | I                     | Transmit data. When in the TBI mode (MODESEL = low) these inputs carry 10-bit parallel data output from a protocol device to the transceiver for serialization and transmission. This 10-bit parallel data is clocked into the transceiver on the rising edge of REFCLK and transmitted as a serial stream with TD0 sent as the first bit.                                          |
|              |                                           |                       | When in the DDR mode (MODESEL = high) only TD0–TD4 are valid. The 5-bit parallel data is clocked into the transceiver on the rising and falling edge of REFCLK and transmitted as a serial stream with TD0 sent as the first bit.                                                                                                                                                   |
| TXP<br>TXN   | 62<br>61                                  | PECL<br>O             | Differential output transmit. TXP and TXN are differential serial outputs that interface to a copper or an optical I/F module. TXP and TXN are put in a high-impedance state when LOOPEN is high and are active when LOOPEN is low.                                                                                                                                                 |
| TEST         |                                           |                       |                                                                                                                                                                                                                                                                                                                                                                                     |
| ENABLE       | 28                                        | I<br>P/U <sup>‡</sup> | When this terminal is low, the device is disabled for Iddq testing. RD0 – RD9, RBCn, TXP, and TXN are high impedance. The pullup and pulldown resistors on any input are disabled. When ENABLE is high, the device operates normally.                                                                                                                                               |
| JTDI         | 48                                        | I<br>P/U <sup>‡</sup> | Test data input. IEEE1149.1 (JTAG)                                                                                                                                                                                                                                                                                                                                                  |
| JTDO         | 27                                        | 0                     | Test data output. IEEE1149.1 (JTAG)                                                                                                                                                                                                                                                                                                                                                 |
| JTMS         | 55                                        | I<br>P/U <sup>‡</sup> | Test mode select. IEEE1149.1 (JTAG)                                                                                                                                                                                                                                                                                                                                                 |

<sup>†</sup> P/D = Internal pulldown



<sup>‡</sup> P/U = Internal pullup

## **Terminal Functions (Continued)**

| TERM                                                               | MINAL                                   |                       | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
|--------------------------------------------------------------------|-----------------------------------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| NAME                                                               | NO.                                     | 1/0                   | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
| TEST (conti                                                        | nued)                                   |                       |                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| JTRSTN                                                             | JTRSTN 56 I<br>P/U <sup>‡</sup>         |                       | Reset signal. IEEE1149.1 (JTAG)                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| LOOPEN                                                             | 19                                      | I<br>P/D†             | Loop enable. When LOOPEN is high (active), the internal loop-back path is activated. The transmitted serial data is directly routed to the inputs of the receiver. This provides a self-test capability in conjunction with the protocol device. The TXP and TXN outputs are held in a high-impedance state during the loop-back test. LOOPEN is held low during standard operational state with external serial outputs and inputs active. |  |  |  |  |
| P/D <sup>†</sup> circuit in the receive side is also enabled. A PR |                                         | I<br>P/D <sup>†</sup> | PRBS enable. When PRBSEN is high, the PRBS generation circuitry is enabled. The PRBS verification circuit in the receive side is also enabled. A PRBS signal can be fed to the receive inputs and checked for errors, that are reported by the SYNC/PASS terminal indicating low.                                                                                                                                                           |  |  |  |  |
| TCK                                                                | 49                                      | I                     | Test clock. IEEE1149.1 (JTAG)                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
| TESTEN                                                             | 17                                      | I<br>P/D†             | Manufacturing test terminal                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
| POWER                                                              |                                         | •                     |                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| VDD                                                                | 5, 10, 20,<br>23, 29, 37,<br>42, 50, 63 | Supply                | Digital logic power. Provides power for all digital circuitry and digital I/O buffers.                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| VDDA                                                               | 53, 57, 59,<br>60                       | Supply                | Analog power. VDDA provides power for the high-speed analog circuits, receiver, and transmitter                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| VDDPLL                                                             | 18                                      | Supply                | PLL power. Provides power for the PLL circuitry. This terminal requires additional filtering.                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
| GROUND                                                             | _                                       | _                     |                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| GND                                                                | 1, 14, 21,<br>25, 33, 46                | Ground                | Digital logic ground. Provides a ground for the logic circuits and digital I/O buffers.                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| GNDA                                                               | 51, 58                                  | Ground                | Analog ground. GNDA provides a ground for the high-speed analog circuits RX and TX.                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
| GNDPLL                                                             | 64                                      | Ground                | PLL ground. Provides a ground for the PLL circuitry.                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |

<sup>†</sup> P/D = Internal pulldown

## detailed description

#### data transmission

This device supports both the defined 10-bit interface (TBI) and a reduced 5-bit interface utilizing DDR clocking. When MODESEL is low, the TBI mode is selected. When MODESEL is high, the DDR mode is selected.

In the TBI mode, the transmitter portion registers incoming 10-bit wide data words (8b/10b encoded data, TD0–TD9) on the rising edge of REFCLK. The REFCLK is also used by the serializer, which multiplies the clock by a factor of 10, providing a signal that is fed to the shift register. The 8b/10b encoded data is transmitted sequentially bit 0 through 9 over the differential high-speed I/O channel.

In the DDR mode, the transmitter accepts 5-bit wide 8b/10b encoded data on pins TD0–TD4. In this mode, data is aligned to both the rising and falling edges of REFCLK. The data is then formed into a 10-bit wide word and sent to the serializer. The rising edge REFCLK clocks in bit 0–4, and the falling edge of REFCLK clocks in bits 5–9. (Bit 0 is the first bit transmitted).

<sup>‡</sup> P/U = Internal pullup

SLLS506B - AUGUST 2001 - REVISED AUGUST 2002

## detailed description (continued)

## transmission latency

Data transmission latency is defined as the delay from the initial 10-bit word load to the serial transmission of bit 9. The minimum latency in TBI mode is 19 bit times. The maximum latency in TBI mode is 20 bit times. The minimum latency in DDR mode is 29 bit times, and maximum latency in DDR mode is 30 bit times.



Figure 1. Transmitter Latency Full Rate Mode

#### data reception

The receiver portion descrializes the differential serial data. The serial data is retimed based on an interpolated clock generated from the reference clock. The serial data is then aligned to the 10-bit word boundaries and presented to the protocol controller along with receive byte clocks (RBC0, RBC1).

#### receiver clock select mode

There are two modes of operation for the parallel bus. 1) The 10-bit (TBI) mode and 2) 5-bit (DDR) mode. When in TBI mode, there are two user-selectable clock modes that are controlled by the RBCMODE terminal. 1) Full-rate clock on RBC0 and 2) Half-rate clocks on RBC0 and RBC1. When in the DDR mode, only a full-rate clock is available on RBC0; see Table 1.

|         |         |               | FREQUENCY  |            |  |  |
|---------|---------|---------------|------------|------------|--|--|
| MODESEL | RBCMODE | MODE          | TLK1201    | TLK1201I   |  |  |
| 0       | 0       | TBI half-rate | 30–65 MHz  | 30–65 MHz  |  |  |
| 0       | 1       | TBI full-rate | 60–130 MHz | 60-130 MHz |  |  |
| 1       | 0       | DDR           | 60–130 MHz | 60-130 MHz |  |  |
| 1       | 1       | DDR           | 60-130 MHz | 60-130 MHz |  |  |

Table 1. Mode Selection

In the half-rate mode, two receive byte clocks (RBC0 and RBC1) are 180 degrees out of phase and operate at one-half the data rate. The clocks are generated by dividing down the recovered clock. The received data is output with respect to the two receive byte clocks (RBC0, RBC1) allowing a protocol device to clock the parallel bytes using the RBC0 and RBC1 rising edges. The outputs to the protocol device, byte 0 of the received data is valid on the rising edge of RBC1. See the timing diagram shown in Figure 2.



#### receiver clock select mode (continued)



Figure 2. Synchronous Timing Characteristics Waveforms (TBI half-rate mode)

In the normal-rate mode, only RBC0 is used and operates at full data rate (i.e., 1.25-Gbps data rate produces a 125-MHz clock). The received data is output with respect to the rising edge of RBC0. RBC1 is low in this mode. See the timing diagram shown in Figure 3.



Figure 3. Synchronous Timing Characteristics Waveforms (TBI full-rate mode)

In the double data rate mode, the receiver presents the data on both the rising and falling edges of RBC0. RBC1 is low impedance. The data is clocked bit-0 first, and aligned to the rising edge of RBC0. See the timing diagram shown in Figure 4.



Figure 4. Synchronous Timing Characteristics Waveforms (DDR mode)

The receiver clock interpolator can lock to the incoming data without the need for a lock-to-reference preset. The received serial data rate (RXP and RXN) is at the same baud rate as the transmitted data stream,  $\pm 0.02\%$  (200 PPM) for proper operation (see the recommended operating tables).

SLLS506B - AUGUST 2001 - REVISED AUGUST 2002

#### receiver word alignment

This device uses the IEEE 802.3 gigabit ethernet defined 10-bit K28.5 character (comma character) word alignment scheme. The following sections explain how this scheme works and how it realigns itself.

#### comma character on expected boundary

This device provides 10-bit K28.5 character recognition and word alignment. The 10-bit word alignment is enabled by forcing the SYNCEN terminal high. This enables the function that examines and compares serial input data to the seven bit synchronization pattern. The K28.5 character is defined by 8-bit/10-bit coding scheme as a pattern consisting of 0011111010 (a negative number beginning with disparity) with the 7 MSBs (0011111), referred to as the comma character. The K28.5 character was implemented specifically for aligning data words. As long as the K28.5 character falls within the expected 10-bit boundary, the received 10-bit data is properly aligned and data realignment is not required. Figure 2 shows the timing characteristics of RBC0, RBC1, SYNC, and RD0–RD9 while synchronized. (Note: the K28.5 character is valid on the rising edge of RBC1).

## comma character not on expected boundary

If synchronization is enabled and a K28.5 character straddles the expected 10-bit word boundary, then word realignment is necessary. Realignment or shifting the 10-bit word boundary truncates the character following the misaligned K28.5, but the following K28.5 and all subsequent data is aligned properly as shown in Figure 5. The RBC0 and RBC1 pulse widths are stretched or stalled in their current state during realignment. With this design, the maximum stretch that occurs is 20 bit times. This occurs during a worst case scenario when the K28.5 is aligned to the falling edge of RBC1 instead of the rising edge. Figure 5 shows the timing characteristics of the data realignment.



Figure 5. Word Realignment Timing Characteristics Waveforms

Systems that do not require framed data may disable byte alignment by tying SYNCEN low.

When a SYNC character is detected, the SYNC signal is brought high and is aligned with the K28.5 character. The duration of the SYNC pulse is equal to the duration of the data when in TBI mode. When in DDR mode the SYNC pulse is present for the entire RBC0 period.

#### data reception latency

The serial to parallel data latency is the time from when the first bit arrives at the receiver until it is output in the aligned parallel word with RD0 received as first bit. The minimum latency in TBI mode is 21 bit times, and the maximum latency is 31 bit times. The minimum latency in DDR mode is 27 bit times and maximum latency is 34 bit times.





Figure 6. Receiver Latency - TBI Normal Mode Shown

## loss of signal detection

This device has a loss of signal (LOS) detection circuit for conditions where the incoming signal no longer has sufficient voltage level to keep the clock recovery circuit in lock. The LOS is intended to be an indication of gross signal error conditions, such as a detached cable or no signal being transmitted, and not an indication of signal coding health. Under a PRBS serial input pattern, LOS is high for signal amplitudes greater than 150 mV. The LOS is low for all amplitudes below 50 mV. Between 50 mV and 150 mV, LOS is undetermined.

#### testability

The loopback function provides for at-speed testing of the transmit/receive portions of the circuitry. The enable function allows for all circuitry to be disabled so that an Iddq test can be performed. The PRBS function also allows for a BIST( built-in self test). The terminal setting, TESTEN high, enables the test mode. The terminal TESTEN has an internal pulldown resistor, so it defaults to normal operation. The TESTEN is only used for factory testing, and is not intended for end-user control.

#### loopback testing

The transceiver can provide a self-test function by enabling (setting LOOPEN to high level) the internal loopback path. Enabling this function causes serial transmitted data to be routed internally to the receiver. The parallel data output can be compared to the parallel input data for functional verification. The external differential output is held in a high-impedance state during the loopback testing.

#### enable function

When held low, ENABLE disables all quiescent power in both the analog and digital circuitry. This allows an ultralow-power idle state when the link is not active.

#### **PRBS** function

This device has a built-in 2<sup>7</sup>–1 PRBS function. When the PRBSEN control bit is set high, the PRBS test is enabled. A PRBS is generated and fed into the 10-bit parallel transmitter input bus. Data from the normal parallel input source is ignored during PRBS test mode. The PRBS pattern is then fed through the transmit circuitry as if it were normal data and sent out to the transmitter. The output can be sent to a bit error rate tester (BERT) or to the receiver of another TLK1201I. Since the PRBS is not really random and is really a predetermined sequence of ones and zeros, the data can be captured and checked for errors by a BERT. This device also has a built-in BERT function on the receiver side that is enabled by PRBSEN. It can receive a PRBS pattern and check for errors, and then reports the errors by forcing the SYNC/PASS terminal low. The PRBS testing supports two modes (normal and latched), which are controlled by the SYNCEN input. When SYNCEN is low, the result of the PRBS bit error rate test is passed to the SYNC/PASS terminal. When SYNCEN is high the result of the PRBS verification is latched on the SYNC/PASS output (i.e., a single failure forces SYNC/PASS to remain low).



SLLS506B - AUGUST 2001 - REVISED AUGUST 2002

## absolute maximum ratings over operating free-air temperature (unless otherwise noted)†

| Supply voltage, V <sub>DD</sub> (see Note 1)                | 0.3 V to 3 V                     |
|-------------------------------------------------------------|----------------------------------|
| Input voltage, V <sub>I</sub> , (TTL)                       | 0.5 V to 4 V                     |
| DC input voltage (I/O )                                     | 0.3 V to 3 V                     |
| Voltage range at any terminal                               | 0.3 V to V <sub>DD</sub> + 0.3 V |
| Storage temperature, T <sub>stq</sub>                       | –65°C to 150°C                   |
| Electrostatic discharge                                     |                                  |
| Characterized free-air operating temperature range: TLK1201 | 0°C to 70°C                      |
| TI K1201I                                                   | -40°C to 85°C                    |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE 1: All voltage values, except differential I/O bus voltages, are with respect to network ground terminal.

#### **DISSIPATION RATING TABLE**

| PACKAGE | $T_{\mbox{A}} \le 25^{\circ}\mbox{C}$ POWER RATING | OPERATING FACTOR <sup>‡</sup><br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING |
|---------|----------------------------------------------------|--------------------------------------------------------------|---------------------------------------|
| RCP64§  | 5.25 W                                             | 46.58 mW/°C                                                  | 2.89 W                                |
| RCP64¶  | 3.17 W                                             | 23.70 mW/°C                                                  | 1.74 W                                |
| RCP64#  | 2.01 W                                             | 13.19 mW/°C                                                  | 1.11 W                                |

 $<sup>\</sup>ddagger$  This is the inverse of the traditional junction-to-ambient thermal resistance (R $_{\theta JA}$ ).

NOTE: For more information, see the TI application note *PowerPAD Thermally Enhanced Package*, TI literature number SLMA002.

## thermal characteristics

|                 | PARAMETER                               | TEST CONDITION                                                                                                                                       | MIN   | TYP   | MAX | UNIT |  |
|-----------------|-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-----|------|--|
| $R_{	heta JA}$  | Junction-to-free-air thermal resistance | Board-mounted, no air flow, high conductivity TI recommended test board, chip soldered or greased to thermal land                                    | 21.47 |       |     |      |  |
|                 |                                         | Board-mounted, no air flow, high conductivity TI recommended test board with thermal land but no solder or grease thermal connection to thermal land |       | 42.2  |     | °C/W |  |
|                 |                                         | Board-mounted, no air flow, JEDEC test board                                                                                                         |       | 75.83 |     |      |  |
|                 | Junction-to-case-thermal resistance     | Board-mounted, no air flow, high conductivity TI recommended test board, chip soldered or greased to thermal land                                    |       | 0.38  |     | °C/W |  |
| $R_{\theta JC}$ |                                         | Board-mounted, no air flow, high conductivity TI recommended test board with thermal land but no solder or grease thermal connection to thermal land |       | 0.38  |     |      |  |
|                 |                                         | Board-mounted, no air flow, JEDEC test board                                                                                                         |       | 7.8   |     |      |  |



<sup>§ 2</sup> oz. Trace and copper pad with solder

<sup>¶ 2</sup> oz. Trace and copper pad without solder

<sup>#</sup> Standard JEDEC high-K board

## recommended operating conditions

|                                                       |                                                                                                                                                                                                                                                |                                        | MIN | NOM | MAX | UNIT |
|-------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-----|-----|-----|------|
| Supply voltage, V <sub>DD</sub> , V <sub>DD</sub> (A) | al supply current, $I_{DD}$ , $I_{DD}(A)$ Frequency = 1.25 Gbps, PRBS pattern  Frequency = 1.25 Gbps, PRBS pattern  Frequency = 1.25 Gbps, Worst case†  Frequency = 1.25 Gbps, Worst case†  Enable = 0, $V_{DD}(A)$ , $V_{DD} = 2.7 V_{DD}(A)$ |                                        |     |     | 2.7 | V    |
| Total supply current, IDD, IDD(A)                     | Frequency = 1.25 Gbps,                                                                                                                                                                                                                         | PRBS pattern                           |     |     | 90  | mA   |
| Total account floring to B                            | Frequency = 1.25 Gbps,                                                                                                                                                                                                                         | PRBS pattern                           |     | 250 |     | mW   |
| Total power dissipation, PD                           | Frequency = 1.25 Gbps,                                                                                                                                                                                                                         | Worst case†                            |     |     | 245 | mW   |
| Total shutdown current, IDD, IDD(A)                   | Enable = 0,                                                                                                                                                                                                                                    | $V_{DD(A)}$ , $V_{DD} = 2.7 \text{ V}$ |     |     | 50  | μΑ   |
| Startup lock time, PLL                                | $V_{DD}$ , $V_{DD(A)} = 2.5 \text{ V, EN} \uparrow$                                                                                                                                                                                            | to PLL acquire                         |     |     | 500 | μs   |
| On another free pintage and the T                     | TLC1201                                                                                                                                                                                                                                        |                                        | 0   |     | 70  | °C   |
| Operating free-air temperature, T <sub>A</sub>        | TLC1201I                                                                                                                                                                                                                                       |                                        | -40 |     | 85  | ر    |

<sup>&</sup>lt;sup>†</sup> The worst case pattern is a pattern that creates a maximum transition density on the serial transceiver.

# reference clock (REFCLK) timing requirements over recommended operating conditions (unless otherwise noted)

| PARAMETER  | 1                           | TEST CONDITIONS |     | MIN       | TYP | MAX       | UNIT |  |
|------------|-----------------------------|-----------------|-----|-----------|-----|-----------|------|--|
| E          | Minimum data anta           | TLK1201         |     | TYP-0.01% | 60  | TYP+0.01% |      |  |
| Frequency  | Minimum data rate           | TLK1201I        |     | TYP-0.01% | 60  | TYP+0.01% | MHz  |  |
| Frequency  | Maximum data rate TYP-0.01% |                 | 130 | TYP+0.01% |     |           |      |  |
| Accuracy   |                             |                 |     | -100      |     | 100       | ppm  |  |
| Duty cycle |                             |                 |     | 40%       | 50% | 60%       |      |  |
| Jitter     | Random plus deterministic   |                 |     |           |     | 40        | ps   |  |

## TTL electrical characteristics over recommended operating conditions (unless otherwise noted)

|                 | PARAMETER                 | TEST CONDITIONS                                         | MIN                  | TYP  | MAX | UNIT |
|-----------------|---------------------------|---------------------------------------------------------|----------------------|------|-----|------|
| Vон             | High-level output voltage | $I_{OH} = -400 \mu\text{A}$                             | V <sub>DD</sub> -0.2 | 2.3  |     | V    |
| VOL             | Low-level output voltage  | I <sub>OL</sub> = 1 mA                                  | GND                  | 0.25 | 0.5 | V    |
| VIH             | High-level input voltage  |                                                         | 1.7                  |      | 3.6 | V    |
| $V_{IL}$        | Low-level input voltage   |                                                         |                      |      | 8.0 | V    |
| lн              | High-level Input current  | $V_{DD} = 2.3 \text{ V}, \qquad V_{IN} = 2 \text{ V}$   |                      |      | 40  | μΑ   |
| Iμ              | Low-level Input current   | $V_{DD} = 2.3 \text{ V}, \qquad V_{IN} = 0.4 \text{ V}$ | -40                  |      |     | μΑ   |
| C <sub>IN</sub> | Input capacitance         |                                                         |                      |      | 4   | pF   |

## transmitter/receiver characteristics

|                                 | PARAMETER                                             |                                                                                                  | TEST CONDITIONS                                                                                     | MIN  | TYP  | MAX                                                                    | UNIT <sup>†</sup> |
|---------------------------------|-------------------------------------------------------|--------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|------|------|------------------------------------------------------------------------|-------------------|
|                                 | V <sub>OD</sub> =  TxD-TxN                            |                                                                                                  | $R_t = 50 \Omega$                                                                                   | 600  | 850  | 1100                                                                   | mV                |
|                                 | AOD =  IXD - IXIV                                     |                                                                                                  | $R_t = 75 \Omega$                                                                                   | 800  | 1050 | 1200                                                                   | IIIV              |
| V <sub>4</sub> ×                | Transmit common mode voltage range                    |                                                                                                  | $R_t = 50 \Omega$                                                                                   | 1100 | 1250 | 1100<br>1200<br>1400<br>1600<br>2250<br>350<br>2<br>0.24<br>0.2<br>250 | mV                |
| V <sub>(cm)</sub>               | Transmit common mode voltage range                    |                                                                                                  | $R_t = 75 \Omega$                                                                                   | 1100 | 1230 |                                                                        | IIIV              |
|                                 | Receiver input voltage requirement, V <sub>ID</sub> = | RxP - RxN                                                                                        |                                                                                                     | 200  |      | 1600                                                                   | mV                |
|                                 | Receiver common mode voltage range RxN)/2             | ge, (RxP +                                                                                       |                                                                                                     | 1000 | 1250 | 2250                                                                   | mV                |
| I <sub>lkg</sub> (R)            | Receiver input leakage current                        |                                                                                                  |                                                                                                     | -350 |      | 350                                                                    | μΑ                |
| Cl                              | Receiver input capacitance                            |                                                                                                  |                                                                                                     |      |      | 2                                                                      | pF                |
|                                 | Carial data total "Man (nagl, to angl.)               | Differential output jitter,<br>Random + deterministic,<br>PRBS pattern, R <sub>ω</sub> = 125 MHz |                                                                                                     |      | 0.24 | UI                                                                     |                   |
| <sup>t</sup> (TJ)               | Serial data total jitter (peak-to-peak)               |                                                                                                  | Differential output jitter,<br>Random + deterministic,<br>PRBS pattern, R <sub>ω</sub> = 106.25 MHz |      |      | 0.2                                                                    | UI                |
| <sup>t</sup> (DJ)               | Serial data deterministic jitter (peak-to-peak)       |                                                                                                  | Differential output jitter,<br>PRBS pattern, $R_{\omega}$ = 125 MHz                                 |      |      | 0.12                                                                   | UI                |
| t <sub>r</sub> , t <sub>f</sub> | Differential signal rise, fall time (20% to           | 80%)                                                                                             | $R_L = 50 \Omega$ , $C_L = 5 pF$ ,<br>See Figure 7 and Figure 8                                     | 100  |      | 250                                                                    | ps                |
|                                 | Serial data jitter tolerance minimum req              | Differential input jitter,<br>Random + deterministic,<br>R <sub>ω</sub> = 125 MHz                | 0.25                                                                                                |      |      | UI                                                                     |                   |
|                                 | opening, (per IEEE-802.3 specification)               | Differential input jitter, random + determinisitc, PRBS pattern at zero crossing                 | 0.3                                                                                                 |      |      | UI                                                                     |                   |
|                                 | Receiver data acquisition lock time from              | n powerup                                                                                        |                                                                                                     |      |      | 500                                                                    | μs                |
|                                 | Data relock time from loss of synchroniz              | zation                                                                                           |                                                                                                     |      |      | 1024                                                                   | Bit times         |
| <b>.</b>                        | Tulatanau                                             | TBI modes                                                                                        | See Figure 1                                                                                        | 19   |      | 20                                                                     |                   |
| <sup>t</sup> d(Tx latency)      | Tx latency                                            | DDR mode                                                                                         |                                                                                                     | 29   |      | 30                                                                     | UI                |
|                                 |                                                       | TBI modes                                                                                        | See Figure 6                                                                                        | 20   |      | 31                                                                     |                   |
|                                 |                                                       | DDR mode                                                                                         |                                                                                                     | 27   |      | 34                                                                     | UI                |
| <sup>t</sup> d(Rx latency)      | Rx latency -                                          | TBI mode                                                                                         | Full rate, 600 – 620 Mbps,<br>Nominal conditions                                                    | 20   |      | 21                                                                     | UI                |

†UI = serial bit time



Figure 7. Differential and Common-Mode Output Voltage Definitions



Figure 8. Transmitter Test Setup



## LVTTL output switching characteristics over recommended operating conditions (unless otherwise noted)

|                     | PARAMETER                                                 | TEST CONDITIONS                                            | MIN | TYP | MAX | UNIT |
|---------------------|-----------------------------------------------------------|------------------------------------------------------------|-----|-----|-----|------|
| tr(RBC)             | Clock rise time                                           | 80% to 20% output voltage, C = 5 pF (see Figure 9)         |     |     | 1.5 |      |
| tf(RBC)             | Clock fall time                                           |                                                            |     |     | 1.5 | ns   |
| t <sub>r</sub>      | Data rise time                                            |                                                            |     |     | 1.5 |      |
| t <sub>f</sub>      | Data fall time                                            |                                                            |     |     | 1.5 | ns   |
| t <sub>su(D1)</sub> | Data setup time (RD0RD9), Data valid prior to RBC0 rising | TBI normal mode, (see Figure 3)                            | 2.5 |     |     | ns   |
| <sup>t</sup> h(D1)  | Data hold time (RD0RD9), Data valid after RBC0 rising     | TBI normal mode, (see Figure 3)                            | 2   |     |     | ns   |
| t <sub>su(D2)</sub> | Data setup time (RD0RD4)                                  | DDR mode, $R_{\omega}$ = 125 MHz, (see Figure 4)           | 2   |     |     | ns   |
| th(D2)              | Data hold time (RD0RD4)                                   | DDR mode, $R_{\omega}$ = 125 MHz, (see Figure 4)           | 0.8 |     |     | ns   |
| t <sub>su(D3)</sub> | Data setup time (RD0RD9)                                  | TBI half-rate mode, $R_{\omega}$ = 125 MHz, (see Figure 2) | 2.5 |     |     | ns   |
| th(D3)              | Data hold time (RD0RD9)                                   | TBI half-rate mode, $R_{\omega}$ = 125 MHz, (see Figure 2) | 1.5 |     |     | ns   |



Figure 9. TTL Data I/O Valid Levels for AC Measurement

# transmitter timing requirements over recommended operating conditions (unless otherwise noted)

| PARAMETER                       |                                 | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|---------------------------------|---------------------------------|-----------------|-----|-----|-----|------|
| t <sub>su(D4)</sub>             | Data setup time (TD0TD9)        | TBI modes       | 1.6 |     |     | ns   |
| th(D4)                          | Data hold time (TD0TD9)         |                 | 0.8 |     |     |      |
| t <sub>su(D5)</sub>             | Data setup time (TD0TD9)        | DDR modes       | 0.7 |     |     |      |
| th(D5)                          | Data hold time (TD0TD9)         |                 | 0.5 |     |     | ns   |
| t <sub>r</sub> , t <sub>f</sub> | TD[0,9] data rise and fall time | See Figure 9    |     |     | 2   | ns   |

#### **APPLICATION INFORMATION**

## 8B/10B transmission code

The PCS maps GMII signals into 10-bit code groups and vice versa, using an 8b/10b block coding scheme. The PCS uses the transmission code to improve the transmission characteristics of information to be transferred across the link. The encoding defined by the transmission code ensures that sufficient transitions are present in the PHY bit stream to make clock recovery possible in the receiver. Such encoding also greatly increases the likelihood of detecting any single or multiple bit errors that may occur during transmission and reception of information. The 8b/10b transmission code specified for use has a high-transition density, is run length limited, and is dc-balanced. The transition density of the 8b/10b symbols range from 3 to 8 transitions per symbol. The definition of the 8b/10b transmission code is specified in IEEE 802.3 gigabit ethernet and ANSI X3.230-1994 (FC–PH), clause 11.



#### APPLICATION INFORMATION

## 8B/10B transmission code (continued)

The 8b/10b transmission code uses letter notation describing the bits of an unencoded information octet. The bit notation of A,B,C,D,E,F,G,H for an unencoded information octet is used in the description of the 8b/10b transmission code-groups, where A is the LSB. Each valid code group has been given a name using the following convention: /Dx.y/ for the 256 valid data code-groups and /Kx.y/ for the special control code-groups, where y is the decimal value of bits EDCBA and x is the decimal value of bits HGF (noted as K<HGF.EDCBA>). Thus, an octet value of FE representing a code-group value of K30.7 would be represented in bit notation as 111 11110.



Figure 10. High-Speed I/O Directly-Coupled Mode



Figure 11. High-Speed I/O AC-Coupled Mode



#### **APPLICATION INFORMATION**



Figure 12. Typical Application Circuit (AC mode)

## designing with PowerPAD

The TLK1201/TLK1201I is housed in a high-performance, thermally enhanced, 64-pin VQFP (RCP64) PowerPAD package. Use of the PowerPAD package does not require any special considerations except to note that the PowerPAD, which is an exposed die pad on the bottom of the device, is a metallic thermal and electrical conductor. Therefore, if not implementing PowerPAD PCB features, the use of solder masks (or other assembly techniques) may be required to prevent any inadvertent shorting by the exposed PowerPAD of connection etches or vias under the package. It is strongly recommended that the PowerPAD be soldered to the thermal land. The recommended convention, however, is to not run any etches or signal vias under the device, but to have only a grounded thermal land as explained below. Although the actual size of the exposed die pad may vary, the minimum size required for the keepout area for the 64-pin PFP PowerPAD package is 8 mm × 8 mm.

#### **APPLICATION INFORMATION**

## designing with PowerPAD (continued)

It is recommended that there be a thermal land, which is an area of solder-tinned-copper, underneath the PowerPAD package. The thermal land varies in size depending on the PowerPAD package being used, the PCB construction, and the amount of heat that needs to be removed. In addition, the thermal land may or may not contain numerous thermal vias depending on PCB construction.

Other requirements for thermal lands and thermal vias are detailed in the TI application note *PowerPAD Thermally Enhanced Package Application Report*, TI literature number SLMA002, available via the TI Web pages beginning at URL: <a href="http://www.ti.com">http://www.ti.com</a>.



Figure 13. Example of a Thermal Land

For the TLK1201I, this thermal land must be grounded to the low-impedance ground plane of the device. This improves not only thermal performance but also the electrical grounding of the device. It is also recommended that the device ground pin landing pads be connected directly to the grounded thermal land. The land size must be as large as possible without shorting device signal pins. The thermal land may be soldered to the exposed PowerPAD using standard reflow soldering techniques.

While the thermal land may be electrically floated and configured to remove heat to an external heat sink, it is recommended that the thermal land be connected to the low-impedance ground plane for the device. More information may be obtained from the TI application note *PHY Layout*, TI literature number SLLA020.



## **MECHANICAL DATA**

## RCP (S-PQFP-G64)

## PowerPAD™ PLASTIC QUAD FLATPACK



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion.
- D. The package thermal performance may be enhanced by bonding the thermal pad to an external thermal plane. This pad is electrically and thermally connected to the backside of the die and possibly selected leads.
- E. Falls within JEDEC MS-026

PowerPAD is a trademark of Texas Instruments.

## RCP (S-PQFP-G64)

## PowerPAD™ PLASTIC QUAD FLATPACK



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. For additional information on the PowerPAD™ package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

PowerPAD is a trademark of Texas Instruments



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third—party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Mailing Address:

Texas Instruments Post Office Box 655303 Dallas, Texas 75265

Copyright © 2003, Texas Instruments Incorporated