- Single Power Supply Supports 2.7-V and 3.6-V Read/Write Operation - Organization . . . 1048576 By 8 Bits - Array Blocking Architecture - One 16K-Byte Boot Sector - Two 8K-Byte Parameter Sectors - One 32K-Byte Sector - Fifteen 64K-Byte Sectors - Any Combination of Sectors Can Be Erased. Supports Full-Chip Erase - Any Combination of Sectors Can Be Marked as Read-Only - Boot-Code Sector Architecture - T = Top Sector - B = Bottom Sector - Sector Protection - Hardware Protection Method That Disables Any Combination of Sectors From Write or Erase Operations Using Standard Programming Equipment - Embedded Program/Erase Algorithms - Automatically Pre-Programs and Erases Any Sector - Automatically Programs and Verifies the Program Data at Specified Address - JEDEC Standards - Compatible With JEDEC Byte Pinouts - Compatible With JEDEC EEPROM Command Set - Fully Automated On-Chip Erase and Program Operations - 100 000 Program/Erase Cycles - Low Power Dissipation - Low Current Consumption - 20-mA Typical Active Read for Byte Mode - 30-mA Typical Program/Erase Current - Less Than 60-µA Standby Current - 5 μA in Deep Power-Down Mode - All Inputs/Outputs TTL-Compatible - Erase Suspend/Resume - Supports Reading Data From, or Programming Data to, a Sector Not Being Erased - Hardware-Reset Pin Initializes the Internal-State Machine to the Read Operation - 40-Pin Thin Small-Outline Package (TSOP) (DCD Suffix) - Detection Of Program/Erase Operation - Data Polling and Toggle Bit Feature of Program/Erase Cycle Completion - Hardware Method for Detection of Program/Erase Cycle Completion Through Ready/Busy (RY/BY) Output Pin - High-Speed Data Access at 3.3-V V<sub>CC</sub> ± 10% at Three Temperature Ranges 90 ns Commercial . . . 0°C to 70°C 100 ns Extended . . . −40°C to 85°C 120 ns Automotive . . . −40°C to 125°C | | PIN NOMENCLATURE | |-----------------------|------------------------| | A[0:19] | Address Inputs | | DQ[0:7] | Data In/Data out | | CE | Chip Enable | | ŌĒ | Output Enable | | NC | No Internal Connection | | RESET | Reset/Deep Power Down | | RY/BY | Ready/Busy Output | | Vcc | Power Supply | | V <sub>SS</sub><br>WE | Ground | | WE | Write Enable | Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. **40-PIN TSOP DCD PACKAGE** (TOP VIEW) 0 40 A16 A17 2 39 A15 $V_{SS}$ 3 38 NC A14 37 A13 4 A19 A12 5 36 A10 35 A11 6 DQ7 Α9 7 34 DQ6 DQ5 Α8 8 33 WE 9 32 DQ4 RESET 31 10 Vcc NC 11 30 $V_{CC}$ RY/BY 12 29 NC 28 DQ3 A18 13 Α7 14 27 DQ2 26 DQ1 Α6 15 25 DQ0 Α5 16 # description A4 А3 Α2 Α1 17 18 19 20 The TMS29LF008T/B is an 1048576 by 8-bit (8388608-bit), 3-V single-supply, programmable read-only memory device that can be electrically erased and reprogrammed. This device is organized as 1024K by 8 bits, divided into 19 sectors: OE Vss CE \_A0 24 23 22 21 - One 16K-byte boot sector - Two 8K-byte sectors - One 32K-byte sector - Fifteen 64K-byte sectors Any combination of sectors can be marked as read-only or erased. Full-chip erasure is also supported. Sector data protection is afforded by methods that can disable any combination of sectors from write or read operations using standard programming equipment. An on-chip state machine controls the program and erase operations by providing an on-board algorithm that automatically pre-programs and erases any sector before it automatically programs and verifies program data at any specified address. The command set is compatible with that of the Joint Electronic Device Engineering Council (JEDEC) standards and is compatible with the JEDEC 8M-bit electrically erasable, programmable read-only memory (EEPROM) command set. A suspend/resume feature allows access to unaltered memory blocks during a section-erase operation. All outputs of this device are TTL-compatible. Additionally, an erase/suspend/resume feature supports reading data from, or programming data to, a sector that is not being erased. #### description (continued) Device operations are selected by writing JEDEC-standard commands into the command register using standard microprocessor write timings. The command register acts as an input to an internal-state machine which interprets the commands, controls the erase and programming operations, outputs the status of the device, outputs the data stored in the device, and outputs the device algorithm-selection code. On initial power up, the device defaults to the read mode. A hardware-reset pin initializes the internal-state machine to the read operation. The device has low power dissipation with a 20-mA active read for the byte mode, 30-mA typical program/erase current mode, and less than $60-\mu A$ standby current with a $5-\mu A$ deep-power-down mode. These devices are offered with 90-, 100-, and 120-ns access times. Table 1 and Table 2 show the sector-address ranges. The TMS29LF008T/B is offered in a 40-pin thin small-outline package (TSOP) (DCD suffix). #### device symbol nomenclature # logic symbol† <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. # block diagram # operation See Table 1 and Table 2 for the sector-address ranges of the TMS29LF008T/B. Table 1. Top-Boot Sector-Address Ranges<sup>†</sup> | | A19 | A18 | A17 | A16 | A15 | A14 | A13 | SECTOR SIZE | ADDRESS RANGE | | | |------|-----|-----|-----|-----|-----|-----|-----|------------------------|---------------|--|--| | SA18 | 1 | 1 | 1 | 1 | 1 | 1 | Х | 16K-Byte | FC000H-FFFFFH | | | | SA17 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 8K-Byte | FA000H-FBFFFH | | | | SA16 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 8K-Byte | F8000H-F9FFFH | | | | SA15 | 1 | 1 | 1 | 1 | 0 | Х | Х | 32K-Byte | F0000H-F7FFFH | | | | SA14 | 1 | 1 | 1 | 0 | Х | Х | Х | 64K-Byte | E0000H-EFFFFH | | | | SA13 | 1 | 1 | 0 | 1 | Х | Х | Х | 64K-Byte | D0000H-DFFFFH | | | | SA12 | 1 | 1 | 0 | 0 | Х | Х | Х | 64K-Byte | C0000H-CFFFFH | | | | SA11 | 1 | 0 | 1 | 1 | Х | Х | Х | 64K-Byte | B0000H-BFFFFH | | | | SA10 | 1 | 0 | 1 | 0 | Х | Х | Х | 64K-Byte | A0000H-AFFFFH | | | | SA9 | 1 | 0 | 0 | 1 | Х | Х | Х | 64K-Byte | 90000H-9FFFFH | | | | SA8 | 1 | 0 | 0 | 0 | Х | Х | Х | 64K-Byte | 80000H-8FFFFH | | | | SA7 | 0 | 1 | 1 | 1 | Х | Х | Х | 64K-Byte | 70000H-7FFFFH | | | | SA6 | 0 | 1 | 1 | 0 | Х | Х | Х | 64K-Byte | 60000H-6FFFFH | | | | SA5 | 0 | 1 | 0 | 1 | Х | Х | Х | 64K-Byte | 50000H-5FFFFH | | | | SA4 | 0 | 1 | 0 | 0 | Х | Х | Х | 64K-Byte | 40000H-4FFFFH | | | | SA3 | 0 | 0 | 1 | 1 | Х | Х | Х | 64K-Byte | 30000H-3FFFFH | | | | SA2 | 0 | 0 | 1 | 0 | Х | Х | Х | 64K-Byte 20000H–2FFFFH | | | | | SA1 | 0 | 0 | 0 | 1 | Х | Х | Х | 64K-Byte 10000H–1FFFFH | | | | | SA0 | 0 | 0 | 0 | 0 | Х | Х | Х | 64K-Byte 00000H-0FFFFH | | | | <sup>†</sup> The address range is A0–A19. # operation (continued) Table 2. Bottom-Boot Sector-Address Ranges† | | A19 | A18 | A17 | A16 | A15 | A14 | A13 | SECTOR SIZE | ADDRESS RANGE | |------|-----|-----|-----|-----|-----|-----|-----|-------------|---------------| | SA18 | 1 | 1 | 1 | 1 | Х | Х | Х | 64K-Byte | F0000H-FFFFFH | | SA17 | 1 | 1 | 1 | 0 | Х | Х | Х | 64K-Byte | E0000H-EFFFFH | | SA16 | 1 | 1 | 0 | 1 | Х | Х | Х | 64K-Byte | D0000H-DFFFFH | | SA15 | 1 | 1 | 0 | 0 | Х | Х | Х | 64K-Byte | C0000H-CFFFFH | | SA14 | 1 | 0 | 1 | 1 | Х | Х | Х | 64K-Byte | B0000H-BFFFFH | | SA13 | 1 | 0 | 1 | 0 | Х | Х | Х | 64K-Byte | A0000H-AFFFFH | | SA12 | 1 | 0 | 0 | 1 | Х | Х | Х | 64K-Byte | 90000H-9FFFFH | | SA11 | 1 | 0 | 0 | 0 | Х | Х | Х | 64K-Byte | 80000H-8FFFFH | | SA10 | 0 | 1 | 1 | 1 | Х | Х | Х | 64K-Byte | 70000H-7FFFH | | SA9 | 0 | 1 | 1 | 0 | Х | Х | Х | 64K-Byte | 60000H-6FFFFH | | SA8 | 0 | 1 | 0 | 1 | Х | Х | Х | 64K-Byte | 50000H-5FFFFH | | SA7 | 0 | 1 | 0 | 0 | Х | Х | Х | 64K-Byte | 40000H-4FFFFH | | SA6 | 0 | 0 | 1 | 1 | Х | Х | Х | 64K-Byte | 30000H-3FFFFH | | SA5 | 0 | 0 | 1 | 0 | Х | Х | Х | 64K-Byte | 20000H-2FFFFH | | SA4 | 0 | 0 | 0 | 1 | Х | Х | Х | 64K-Byte | 10000H-1FFFFH | | SA3 | 0 | 0 | 0 | 0 | 1 | Х | Х | 32K-Byte | 08000H-0FFFFH | | SA2 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 8K-Byte | 06000H-07FFFH | | SA1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 8K-Byte | 04000H-05FFFH | | SA0 | 0 | 0 | 0 | 0 | 0 | 0 | Х | 16K-Byte | 00000H-03FFFH | <sup>†</sup> The address range is A0–A19. See Table 3 for the operation modes of the TMS29LF008T/B. **Table 3. Operation Modes** | MODE | | | | FUNC | CTIONS | s‡ | | | | |----------------------------|-----------------|-----------------|----------|------|--------|-----------------|-----------------|-----------------|-----------------------------------------------| | MODE | CE | OE | WE | Α0 | A1 | A6 | A9 | RESET | DQ0-DQ7 | | Algorithm-selection mode | VIL | V <sub>IL</sub> | VIH | VIL | VIL | V <sub>IL</sub> | V <sub>ID</sub> | VIH | Manufacturer-Equivalent Code 01h (TMS29LF008) | | 2 V novement | VIL | VIL | VIH | VIH | VIL | VIL | VID | VIH | Device-Equivalent Code 3Eh<br>(TMS29LF008T) | | 3-V power supply | VIL | VIL | VIH | VIH | VIL | VIL | VID | VIH | Device-Equivalent Code 37h<br>(TMS29LF008B) | | Read | V <sub>IL</sub> | V <sub>IL</sub> | VIH | A0 | A1 | A6 | A9 | VIH | Data out | | Output disable | ٧ <sub>IL</sub> | ٧IH | VIH | Х | Х | Х | Х | VIH | Hi-Z | | Standby and write inhibit | V <sub>IH</sub> | Х | Х | Х | Х | Х | Х | V <sub>IH</sub> | Hi-Z | | Write§ | $V_{IL}$ | ٧ <sub>IH</sub> | $V_{IL}$ | A0 | A1 | A6 | A9 | V <sub>IH</sub> | Data in | | Temporary sector unprotect | Х | Х | Х | Х | Х | Х | Χ | $V_{ID}$ | Х | | Verify sector protect | ٧ <sub>IL</sub> | VIL | VIH | VIL | ٧ıH | VIL | $V_{ID}$ | VIH | Data out | | Hardware reset | Х | Х | Х | Х | Χ | Χ | Х | V <sub>IL</sub> | Hi-Z | Legend: $V_{IL} = Logic low$ $V_{IH}$ = Logic high $V_{ID}$ = 12.0 ± 0.5 V ‡X can be V<sub>IL</sub> or V<sub>IH</sub>. § See Table 5 for valid address and data during write. # TMS29LF008T, TMS29LF008B 1048576 BY 8-BIT FLASH MEMORIES SMJS846A - MAY 1997 - REVISED NOVEMBER 1997 #### read mode A logic-low signal applied to the $\overline{\text{CE}}$ and $\overline{\text{OE}}$ pins allows the output of the TMS29LF008T/B to be read. When two or more '29LF008T/B devices are connected in parallel, the output of any one device can be read without interference. The CE pin is for power control and must be used for device selection. The OE pin is for output control, and is used to gate the data output onto the bus from the selected device. The address-access time $(t_{AVQV})$ is the delay from stable address to valid output data. The chip-enable $(\overline{CE})$ access time (t<sub>ELQV</sub>) is the delay from $\overline{\text{CE}}$ low and stable addresses to valid output data. The output-enable access time ( $t_{GLOV}$ ) is the delay from $\overline{OE}$ low to valid output data when $\overline{CE}$ equals logic low, and addresses are stable for at least the duration of tAVQV-tGLQV. #### standby mode I<sub>CC</sub> supply current is reduced by applying a logic-high level on $\overline{\text{CE}}$ and $\overline{\text{RESET}}$ to enter the standby mode. In the standby mode, the outputs are placed in the high-impedance state. Applying a CMOS logic-high level on CE and RESET reduces the current to 60 μA. Applying a TTL logic-high level on CE and RESET reduces the current to 1 mA. If the '29LF008T/B is deselected during erasure or programming, the device continues to draw active current until the operation is complete. #### output disable When $\overline{OE}$ equals $V_{IH}$ or $\overline{CE}$ equals $V_{IH}$ , output from the device is disabled and the output pins (DQ0–DQ7) are placed in the high-impedance state. #### automatic-sleep mode The '29LF008T/B has a built-in feature called automatic-sleep mode to minimize device energy consumption which is independent of $\overline{CE}$ , $\overline{WE}$ , and $\overline{OE}$ , and is enabled when addresses remain stable for 300 ns. Typical sleep-mode current is 60 μA. Sleep mode does not affect output data, which remains latched and available to the system. #### algorithm selection The algorithm-selection mode provides access to a binary code that matches the device with its proper programming and erase command operations. This mode is activated when V<sub>ID</sub> (11.5 V to 12.5 V) is placed on address pin A9. Address pins A1 and A6 must be logic low. Two bytes of code are accessed by toggling address pin A0 from V<sub>II</sub> to V<sub>IH</sub>. Address pins other than A0, A1, and A6 can be at logic low or at logic high. The algorithm-selection mode can also be read by using the command register, which is useful when V<sub>ID</sub> is not available to be placed on address pin A9. Table 4 shows the binary algorithm-selection codes. Table 4. Algorithm-Selection Codes (3-V Single Power Supply)† | | CODE | DQ7 | DQ6 | DQ5 | DQ4 | DQ3 | DQ2 | DQ1 | DQ0 | |----------------------------------|------|-----|-----|-----|-----|-----|-----|-----|-----| | Manufacturer-<br>equivalent code | 01H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | TMS29LF008T | 3EH | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | | TMS29LF008B | 37H | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | | Sector protection | 01H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | † A1 = V<sub>IL</sub>, A6 = V<sub>IL</sub>, $\overline{CE}$ = V<sub>IL</sub>, $\overline{OE}$ = V<sub>IL</sub> #### erasure and programming Erasure and programming of the '29LF008 are accomplished by writing a sequence of commands using standard microprocessor write timing. The commands are written to a command register and input to the command-state machine (CSM). The CSM interprets the command entered and initiates program, erase, suspend, and resume operations as instructed. The CSM acts as the interface between the write-state machine (WSM) and external-chip operations. The WSM controls all voltage generation, pulse generation, preconditioning, and verification of memory contents. Program and block-/chip-erase functions are fully automatic. Once the end of a program or erase operation has been reached, the device resets internally to the read mode. If $V_{CC}$ drops below the low-voltage-detect level ( $V_{LKO}$ ), any programming or erase operation is aborted and subsequent writes are ignored until the $V_{CC}$ level is greater than $V_{LKO}$ . The control pins must be logically correct to prevent unintentional command writes or programming or erasing. #### command definitions Device operating modes are selected by writing specific address and data sequences into the command register. Table 5 defines the valid command sequences. Writing incorrect address and data values or writing them in the incorrect sequence causes the device to reset to the read mode. The command register does not occupy an addressable memory location. The register is used to store the command sequence, along with the address and data needed by the memory array. Commands are written by setting $\overline{CE} = V_{IL}$ , $\overline{OE} = V_{IH}$ , and bringing $\overline{WE}$ from logic high to logic low. Addresses are latched on the falling edge of $\overline{WE}$ and data is latched on the rising edge of $\overline{WE}$ . Holding $\overline{WE} = V_{IL}$ and toggling $\overline{CE}$ is an alternative method. See the switching characteristics of the write/erase/program-operations section for specific timing information. **Table 5. Command Definitions** | COMMAND | BUS<br>CYCLES | 1ST CY<br>ADDR | CLE<br>DATA | 2ND C | YCLE<br>DATA | 3RD C<br>ADDR | YCLE<br>DATA | 4TH C | YCLE<br>DATA | 5TH C<br>ADDR | YCLE<br>DATA | 6TH C | YCLE<br>DATA | |----------------------|---------------|----------------|-------------|---------------------------------------------------|--------------------------------------------|---------------|--------------|-------|--------------|---------------|--------------|-------|--------------| | Read/reset | 1 | XXXXH | F0H | | | | | | | | | | | | Read/reset | 3 | 555H | AAH | 2AAH | 55H | 555H | F0H | RA | RD | | | | | | Algorithm | | 55511 | | 04411 | 55H | 555H | 90H | 0411 | 3EH<br>T | | | | | | selection | 3 | 555H | AAH | 2AAH | ээп | 5550 | 9011 | 01H | 37H<br>B | | | | | | Program | 4 | 555H | AAH | 2AAH | 55H | 555H | A0H | PA | PD | | | | | | Chip erase | 6 | 555H | AAH | 2AAH | 55H | 555H | 80H | 555H | AAH | 2AAH | 55H | 555H | 10H | | Sector erase | 6 | 555H | AAH | 2AAH | 55H | 555H | 80H | 555H | AAH | 2AAH | 55H | SA | 30H | | Sector-erase suspend | 1 | XXXXH | ВОН | Erase suspend valid during sector-erase operation | | | | | | | | | | | Sector-erase resume | 1 | XXXXH | 30H | Erase res | rase resume valid only after erase suspend | | | | | | | | | #### LEGEND: RA = Address of the location to be read PA = Address of the location to be programmed SA = Address of the sector to be erased Addresses A13–A19 select 1 to 19 sectors. RD = Data to be read at selected address location PD = Data to be programmed at selected address location # TMS29LF008T, TMS29LF008B 1048576 BY 8-BIT FLASH MEMORIES SMJS846A - MAY 1997 - REVISED NOVEMBER 1997 #### read/reset command The read or reset mode is activated by writing either of the two read/reset command sequences into the command register. The device remains in this mode until another valid command sequence is input in the command register. Memory data is available in the read mode and can be read with standard microprocessor read-cycle timing. On power up, the device defaults to the read/reset mode. A read/reset command sequence is not required and memory data is available. #### algorithm-selection command The algorithm-selection command allows access to a binary code that matches the device with the proper programming and erase command operations. After writing the three-bus-cycle command sequence, the first byte of the algorithm-selection code can be read from address XX00h. The second byte of the code can be read from address XX01h (see Table 5). This mode remains in effect until another valid command sequence is written to the device. #### byte-program command Programming is a four-bus-cycle command sequence. The first three bus cycles put the device into the program-setup state. The fourth bus cycle loads the address location and the data to be programmed into the device. The addresses are latched on the falling edge of $\overline{\text{WE}}$ and the data is latched on the rising edge of $\overline{\text{WE}}$ in the fourth bus cycle. The rising edge of $\overline{\text{WE}}$ starts the program operation. The embedded programming function automatically provides needed voltage and timing to program and verify the cell margin. Any further commands written to the device during the program operation are ignored. Programming can be performed at any address location in any sequence. When erased, all bits are in a logic-high state. Logic lows are programmed into the device and only an erase operation can change bits from logic lows to logic highs. Attempting to program a 1 into a bit that has been programmed previously to a 0 causes the internal-pulse counter to exceed the pulse-count limit, which sets the exceed-time-limit indicator (DQ5) to a logic-high state. The automatic-programming operation is complete when the data on DQ7 is equivalent to the data written to this bit, at which time the device returns to the read mode and addresses are no longer latched. Figure 7 shows a flowchart of the typical device-programming operation. #### chip-erase command Chip erase is a six-bus-cycle command sequence. The first three bus cycles put the device into the erase-setup state. The next two bus cycles unlock the erase mode. The sixth bus cycle loads the chip-erase command. This command sequence is required to ensure that the memory contents are not erased accidentally. The rising edge of $\overline{\text{WE}}$ starts the chip-erase operation. Any further commands written to the device during the chip-erase operation are ignored. The embedded chip-erase function automatically provides voltage and timing needed to program and to verify all the memory cells prior to electrical erase. It then erases and verifies the cell margin automatically without programming the memory cells prior to erase. Figure 10 shows a flowchart of the typical chip-erase operation. # PRODUCT PREVIEW #### sector-erase command Sector-erase is a six-bus-cycle command sequence. The first three bus cycles put the device into the erase-setup state. The next two bus cycles unlock the erase mode and the sixth bus cycle loads the sector-erase command and the sector-address location to be erased. Any address location within the desired sector can be used. The addresses are latched on the falling edge of $\overline{\text{WE}}$ and the sector-erase command (30h) is latched on the rising edge of $\overline{\text{WE}}$ in the sixth bus cycle. After a delay of 80 $\mu$ s from the rising edge of $\overline{\text{WE}}$ , the sector-erase operation begins on the selected sector(s). Additional sectors can be selected to be erased concurrently during the sector-erase command sequence. For each additional sector to be selected for erase, another bus cycle is issued. The bus cycle loads the next sector-address location and the sector-erase command. The time between the end of the previous bus cycle and the start of the next bus cycle must be less than $100~\mu s$ ; otherwise, the new sector location is not loaded. A time delay of $100~\mu s$ from the rising edge of the last $\overline{WE}$ starts the sector-erase operation. If there is a falling edge of $\overline{WE}$ within the $100~\mu s$ time delay, the timer is reset. One to nineteen sector-address locations can be loaded in any sequence. The state of the delay timer can be monitored using the sector-erase delay indicator (DQ3). If DQ3 is at logic low, the time delay has not expired. See the operation status section for a description. Any command other than erase suspend (B0h) or sector erase (30h) written to the device during the sector-erase operation causes the device to exit the sector-erase mode and the contents of the sector(s) selected for erase are no longer valid. To complete the sector-erase operation, re-issue the sector-erase command sequence. The embedded sector-erase function automatically provides needed voltage and timing to program and to verify all of the memory cells prior to electrical erase and then erases and verifies the cell margin automatically. Programming the memory cells prior to erase is not required. See the operation status section for a full description. Figure 12 shows a flowchart of the typical sector-erase operation. #### erase-suspend command The erase-suspend command (B0h) allows interruption of a sector-erase operation to read data from unaltered sectors of the device. Erase-suspend is a one-bus-cycle command. The addresses can be $V_{IL}$ or $V_{IH}$ and the erase-suspend command (B0h) is latched on the rising edge of $\overline{WE}$ . Once the sector-erase operation is in progress, the erase-suspend command requests the internal write-state machine to halt operation at predetermined breakpoints. The erase-suspend command is valid only during the sector-erase operation and is invalid during programming and chip-erase operations. The sector-erase delay timer expires immediately if the erase-suspend command is issued while the delay is active. After the erase-suspend command is issued, the device takes between 0.1 $\mu$ s and 15 $\mu$ s to suspend the operation. The toggle bit must be monitored to determine when the suspend has been executed. When the toggle bit stops toggling, data can be read from sectors that are not selected for erase. Reading from a sector selected for erase can result in invalid data. See the operation status section for a full description. Once the sector-erase operation is suspended, reading from or programming to a sector that is not being erased can be performed. This command is applicable only during sector-erase operation. Any other command written during erase-suspend mode to the suspended sector is ignored. # TMS29LF008T, TMS29LF008B 1048576 BY 8-BIT FLASH MEMORIES SMJS846A - MAY 1997 - REVISED NOVEMBER 1997 #### erase-resume command The erase-resume command (30h) restarts a suspended sector-erase operation from the point where it was halted. Erase resume is a one-bus-cycle command. The addresses can be $V_{IL}$ or $V_{IH}$ and the erase-resume command (30h) is latched on the rising edge of $\overline{WE}$ . When an erase-suspend/erase-resume command combination is written, the internal-pulse counter (exceed timing limit) is reset. The erase-resume command is valid only in the erase-suspend state. After the erase-resume command is executed, the device returns to the valid sector-erase state and further writes of the erase-resume command are ignored. After the device has resumed the sector-erase operation, another erase-suspend command can be issued to the device. #### operation status The status of the device during an automatic-programming algorithm, chip-erase, or automatic-erase algorithm can be determined in three ways: DQ7: Data pollingDQ6: Toggle bit RY/BY: Ready/busy bit #### status-bit definitions During operation of the automatic embedded program and erase functions, the status of the device can be determined by reading the data state of designated outputs. The data-polling bit (DQ7) and toggle bit (DQ6) require multiple successive reads to observe a change in the state of the designated output. Table 6 defines the values of the status flags. Table 6. Operation Status Flags† | | DEVICE O | PERATION <sup>‡</sup> | DQ7 | DQ6 | DQ5 | DQ3 | DQ2 | RY/BY | |----------------------|----------------------------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|--------|-------| | | Programming | | DQ7 | Т | 0 | 0 | No Tog | 0 | | | Program/erase in auto-eras | se | 0 | Т | 0 | 1 | § | 0 | | In progress | Erase-suspend mode | Erase-sector address | DQ7 T 0 0 No Tog 0 0 T 0 1 § 0 ddress 1 No Tog 0 0 T 1 | | | | | | | | Erase-suspend mode | Non-erase sector address | D | D | D | D | D | 1 | | | Program in erase suspend | | DQ7¶ | Q7 T 0 0 No To 0 T 0 1 § 1 No Tog 0 0 T D D D D D Q7 T 1 0 No To 0 T 1 1 # Q7 T 1 0 No To | 1§ | 0 | | | | | Programming | | DQ7 | Т | 1 | 0 | No Tog | 0 | | Exceeded time limits | Program/erase in auto eras | se | 0 | Т | 1 | 1 | # | 0 | | | Program in erase suspend | | DQ7 | Т | 1 | 0 | No Tog | 0 | | Successful operation | Programming complete | | D | D | D | D | D | 1 | | complete | Sector /chip erase complet | е | 1 | 1 | 1 | 1 | 1 | 1 | <sup>†</sup>T= toggle, D= data, No Tog= no toggle <sup>‡</sup>DQ4, DQ1, DQ0 are reserved for future use. <sup>§</sup> DQ2 can be toggled when the sector address applied is an erasing sector. DQ2 cannot be toggled when the sector address applied is a non-erasing sector. DQ2 is used to determine which sectors are erasing and which are not. <sup>¶</sup>Status flags apply when outputs are read from the address of a non-erase-suspend operation. <sup>#</sup> If DQ5 is high (exceeded timing limits), successive reads from a problem sector causes DQ2 to toggle. #### data-polling (DQ7) The data-polling-status function outputs the complement of the data latched into the DQ7 data register while the write-state machine is engaged in a program or erase operation. The changing of data bit DQ7 from complement to true indicates the end of an operation. Data-polling is available only during programming, chip-erase, sector-erase, and sector-erase-timing delay. Data-polling is valid after the rising edge of WE in the last bus cycle of the command sequence loaded into the command register. Figure 14 shows a flowchart for data-polling. During a program operation, reading DQ7 outputs the complement of the DQ7 data to be programmed at the selected address location. Upon completion, reading DQ7 outputs the true DQ7 data loaded into the program-data register. During the erase operations, reading DQ7 outputs a logic low. Upon completion, reading DQ7 outputs a logic high. Also, data-polling must be performed at a sector address that is within a sector that is being erased. Otherwise, the status is invalid. When using data-polling, the address should remain stable throughout the operation. During a data-polling read, while $\overline{OE}$ is logic low, data bit DQ7 can change asynchronously. Depending on the read timing, the system can read valid data on DQ7, while other DQ pins are still invalid. A subsequent read of the device is valid. See Figure 15 for the data-polling timing diagram. #### toggle bit (DQ6) The toggle-bit status function outputs data on DQ6, which toggles between logic high and logic low while the write-state machine is engaged in a program or erase operation. When DQ6 stops toggling after two consecutive reads to the same address, the operation is complete. The toggle bit is available only during programming, chip erase, sector erase, and sector-erase-timing delay. Toggle-bit data is valid after the rising edge of $\overline{\text{WE}}$ in the last bus cycle of the command sequence loaded into the command register. Figure 16 shows a flowchart of the toggle-bit status-read algorithm. Depending on the read timing, DQ6 can stop toggling while other DQ pins are still invalid and a subsequent read of the device is valid. See Figure 17 for the toggle-bit timing diagram. #### exceed time limit (DQ5) The program and erase operations use an internal-pulse counter to limit the number of pulses applied. If the pulse-count limit is exceeded, DQ5 is set to a logic-high data state. This indicates that the program or erase operation has failed. DQ7 does not change from complemented data to true data and DQ6 does not stop toggling when read. To continue operation, the device must be reset. The exceed-time-limit condition occurs when attempting to program a logic-high state into a bit that has been programmed previously to a logic low. Only an erase operation can change bits from logic low to logic high. After reset, the device is functional and can be erased and reprogrammed. #### sector-load-timer (DQ3) The sector-load-timer status bit, DQ3, is used to determine whether the time to load additional sector addresses has expired. After completion of a sector-erase command sequence, DQ3 remains at a logic low for 100 $\mu$ s. This indicates that another sector-erase command sequence can be issued. If DQ3 is at a logic high, it indicates that the delay has expired and attempts to issue additional sector-erase commands are ignored. See the sector-erase command section for a description. The data-polling and toggle bit are valid during the 100-μs time delay and can be used to determine if a valid sector-erase command has been issued. To ensure additional sector-erase commands have been accepted, the status of DQ3 should be read before and after each additional sector-erase command. If DQ3 is at a logic low on both reads, the additional sector-erase command was accepted. #### toggle bit 2 (DQ2) The state of DQ2 determines whether the device is in algorithmic-erase mode or erase-suspend mode. DQ2 toggles if successive reads are issued to the erasing or erase-suspended sector, assuming in case of the latter that the device is in erase-suspend-read mode. It also toggles when DQ5 becomes a logic high due to timer-exceed limit and reads are issued to the failed sector. DQ2 does not toggle in any other sector due to DQ5 failure. When the device is in erase-suspend-program mode, successive reads from the non-erase-suspended sector causes a logic high on DQ2. #### ready/busy bit (RY/BY) The RY/ $\overline{BY}$ bit indicates when the device can accept new commands after performing algorithmic operations. If the RY/ $\overline{BY}$ (open-drain output) bit is low, the device is busy with either a program or erase operation and does not accept any other commands except for erase suspend. While it is in the erase-suspend mode, RY/ $\overline{BY}$ remains high. In program mode, the RY/ $\overline{BY}$ bit is valid (logic low) after the fourth $\overline{WE}$ pulse. In erase mode, it is valid after the sixth $\overline{WE}$ pulse. There is a delay period $t_{busy}$ , after which the RY/ $\overline{BY}$ bit becomes valid. See Figure 24 for the timing waveform. Since the RY/ $\overline{\text{BY}}$ bit is an open-drain output, several such bits can be combined in parallel with a pullup resistor to $V_{CC}$ . #### hardware-reset bit (RESET) When the RESET pin is driven to a logic low, it forces the device out of the currently active mode and into a reset state. It also avoids bus contention by placing the outputs into the high-impedance state for the duration of the RESET pulse. During program or erase operation, if $\overline{RESET}$ is asserted to logic low, the RY/ $\overline{BY}$ bit remains at logic low until the reset operation is complete. Since this can take anywhere from 1 $\mu s$ to 20 $\mu s$ , the RY/ $\overline{BY}$ bit can be used to sense reset completion or the user can allow a maximum of 20 $\mu s$ . If $\overline{RESET}$ is asserted during read mode, then the reset operation is complete within 500 ns. See Figure 1 and Figure 2 for timing specifications. The $\overline{\text{RESET}}$ pin also can be used to drive the device into deep power-down (standby) mode by applying $V_{SS} \pm 0.3 \, \text{V}$ to it. $I_{CC4}$ reads <1 $\mu\text{A}$ typical, and 5 $\mu\text{A}$ maximum for CMOS inputs. Standby mode can be entered anytime, regardless of the condition of $\overline{\text{CE}}$ . Asserting RESET during program or erase can leave erroneous data in the address locations. These locations need to be updated after the device resumes normal operations. A minimum of 50 ns must be allowed after RESET goes high before a valid read can take place. Figure 1. Device Reset During a Program or Erase Operation Figure 2. Device Reset During Read Mode #### temporary hardware-sector unprotect feature This feature temporarily enables both programming and erase operations on any combination of one to nineteen sectors that were previously protected. This feature is enabled using high voltage $V_{\text{ID}}$ (11.5 V to 12.5 V) on the RESET pin and using standard command sequences. Normally, the device is delivered with all sectors unprotected. #### sector-protect programming The sector-protect programming mode is activated when A6, A0, and $\overline{\text{CE}}$ are at V<sub>IL</sub>, and address pin A9 and control pin $\overline{\text{OE}}$ are forced to V<sub>ID</sub>. Address pin A1 is set to V<sub>IH</sub>. The sector-select address pins A13–A19 are used to select the sector to be protected. Address pins A0–A12 and I/O pins must be stable and can be either V<sub>IL</sub> or V<sub>IH</sub>. Once the addresses are stable, $\overline{\text{WE}}$ is pulsed low for 100 $\mu$ s, causing programming to begin on the falling edge of $\overline{\text{WE}}$ and to terminate on the rising edge of $\overline{\text{WE}}$ . Figure 18 is a flowchart of the sector-protect algorithm and Figure 19 shows a timing diagram of the sector-protect operation. Commands to program or erase a protected sector do not change the data contained in the sector. Attempts to program and erase a protected sector cause the data-polling bit (DQ7) and the toggle bit (DQ6) to operate from 2 $\mu$ s to 100 $\mu$ s and then return to valid data. # sector-protect verify Verification of the sector-protection programming is activated when $\overline{WE} = V_{IH}$ , $\overline{OE} = V_{IL}$ , $\overline{CE} = V_{IL}$ , and address pin A9 = $V_{ID}$ . Address pins A0 and A6 are set to $V_{IL}$ , and A1 is set to $V_{IH}$ . The sector-address pins A13–A19 select the sector that is to be verified. The other addresses can be $V_{IH}$ or $V_{IL}$ . If the sector that was selected is protected, the DQs output 01h. If the sector is not protected, the DQs output 00h. Sector-protect verify can also be read using the algorithm-selection command. After issuing the three-bus-cycle command sequence, the sector-protection status can be read on DQ0. Set address pins A0 = $V_{IL}$ , A1 = $V_{IH}$ , and A6 = $V_{IL}$ , and then the sector address pins A13–A19 select the sector to be verified. The remaining addresses are set to $V_{IL}$ . If the sector selected is protected, DQ0 outputs a logic-high state. If the sector selected is not protected, DQ0 outputs a logic-low state. This mode remains in effect until another valid command sequence is written to the device. Figure 18 is a flowchart of the sector-protect algorithm and Figure 19 shows a timing diagram of the sector-protect operation. # TMS29LF008T, TMS29LF008B 1048576 BY 8-BIT FLASH MEMORIES SMJS846A - MAY 1997 - REVISED NOVEMBER 1997 #### sector unprotect Prior to sector unprotect, all sectors must be protected using the sector-protect programming mode. The sector unprotect is activated when address pin A9 and control pin $\overline{OE}$ are forced to $V_{ID}$ . Address pins A1 and A6 are set to $V_{IH}$ while $\overline{CE}$ and A0 are set to $V_{IL}$ . The sector-select address pins A13–A19 can be $V_{IL}$ or $V_{IH}$ . All sectors are unprotected in parallel and once the inputs are stable, $\overline{WE}$ is pulsed low for 10 ms, causing the unprotect operation to begin on the falling edge of $\overline{WE}$ and to terminate on the rising edge of $\overline{WE}$ . Figure 20 is a flowchart of the sector-unprotect algorithm and Figure 21 shows a timing diagram of the sector-unprotect operation. #### sector-unprotect verify Verification of the sector unprotect is accomplished when $\overline{WE} = V_{IH}$ , $\overline{OE} = V_{IL}$ , $\overline{CE} = V_{IL}$ , and A9 = $V_{ID}$ , and then select the sector to be verified. Address pins A1 and A6 are set to $V_{IH}$ , and A0 is set to $V_{IL}$ . The other addresses can be $V_{IH}$ or $V_{IL}$ . If the sector selected is protected, the DQs output 01h. If the sector is not protected, the DQs output 00h. Sector unprotect can also be read using the algorithm-selection command. #### low V<sub>CC</sub> write lockout During power-up and power-down operations, write cycles are locked out for $V_{CC}$ less than $V_{LKO}$ . If $V_{CC} < V_{LKO}$ , the command input is disabled and the device is reset to the read mode. On power up, if $\overline{CE} = V_{IL}$ , $\overline{WE} = V_{IL}$ , and $\overline{OE} = V_{IH}$ , the device does not accept commands on the rising edge of $\overline{WE}$ . The device automatically powers up in the read mode. #### glitching Pulses of less than 5 ns (typical) on $\overline{OE}$ , $\overline{WE}$ , or $\overline{CE}$ do not issue a write cycle. #### power supply considerations Each device should have a 0.1- $\mu$ F ceramic capacitor connected between $V_{CC}$ and $V_{SS}$ to suppress circuit noise. Printed circuit traces to $V_{CC}$ should be appropriate to handle the current demand and minimize inductance. # absolute maximum ratings over ambient temperature range (unless otherwise noted)† A9, CE, OE ..... -0.6 V to 13.5 V Output voltage range (see Note 3) ...... -0.6 V to V<sub>CC</sub> + 1 V Ambient temperature range during read/erase/program, TA (L) ...... 0°C to 70°C (E) ..... –40°C to 85°C (Q) ..... –40°C to 125°C Storage temperature range, T<sub>stq</sub> ..... –65°C to 150°C NOTES: 1. All voltage values are with respect to VSS. - 2. The voltage on any input pin can undershoot to -2 V for periods less than 20 ns (see Figure 4). - 3. The voltage on any input or output pin can overshoot to 7 V for periods less than 20 ns (see Figure 5). #### recommended operating conditions | | | | MIN | MAX | UNIT | |-----------------|------------------------------------------------------|-----------|----------------------|----------------------|------| | VCC | Supply voltage | | 2.7 | 3.6 | V | | \/ | High level de input veltage | TTL | 2 | V <sub>CC</sub> +0.5 | V | | VIH _ | High-level dc input voltage | CMOS | V <sub>CC</sub> -0.5 | V <sub>CC</sub> +0.5 | V | | \/ | Low lovel de input veltage | TTL | -0.5 | 0.8 | V | | VIH His | Low-level dc input voltage | CMOS | -0.5 | 0.8 | V | | $V_{\text{ID}}$ | Algorithm selection and sector-protect input voltage | | 11.5 | 12.5 | V | | VLKO | Low V <sub>CC</sub> lock-out voltage | | 2.3 | 2.5 | V | | | | L version | 0 | 70 | | | TA | Ambient temperature | E version | -40 | 85 | °C | | | | Q version | -40 | 125 | | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. # TMS29LF008T, TMS29LF008B 1048576 BY 8-BIT FLASH MEMORIES SMJS846A - MAY 1997 - REVISED NOVEMBER 1997 # electrical characteristics over recommended ranges of supply voltage and ambient temperature | | PARAMETER | | TEST CONDITIONS | MIN | MAX | UNIT | |------------------|---------------------------------------------|------------------|--------------------------------------------------------------------------------------------|----------------------|------|------| | V | High-level output voltage | TTL-input level | $V_{CC} = V_{CC} MIN$ , $I_{OH} = -2.0 mA$ | 0.85*V <sub>CC</sub> | | V | | VOH | High-level output voltage | CMOS-input level | $V_{CC} = V_{CC} MIN$ , $I_{OH} = -100 \mu A$ | V <sub>CC</sub> -0.4 | | V | | VOL | Low-level output voltage | | $V_{CC} = V_{CC} MIN$ , $I_{OL} = 5.8 mA$ | | 0.45 | V | | Ц | Input current (leakage) | | $V_{CC} = V_{CC} MAX$ , $V_{IN} = V_{SS} to V_{CC}$ | | ±1 | μΑ | | IO | Output current (leakage) | | $V_O = V_{SS}$ to $V_{CC}$ , $\overline{CE} = V_{IH}$ | | ±1 | μΑ | | I <sub>ID</sub> | High-voltage current (standby) | | A9 or CE or OE = V <sub>ID</sub> MAX | | 35 | μΑ | | laa. | Vacaumphy ourrent (standby) | TTL-input level | CE = V <sub>IH</sub> ,V <sub>CC</sub> = V <sub>CC</sub> MAX | | 1 | mA | | ICC1 | VCC supply current (standby) | CMOS-input level | $\overline{\text{CE}} = V_{\text{CC}} \pm 0.2, V_{\text{CC}} = V_{\text{CC}} \text{ MAX}$ | | 60 | μΑ | | ICC2 | V <sub>CC</sub> supply current (see Note 4 | and Note 5) | $\overline{CE} = V_{IL}, \overline{OE} = V_{IH}$ | | 30 | mA | | I <sub>CC3</sub> | V <sub>CC</sub> supply current (see Note 6) | | CE = V <sub>IL</sub> , OE = V <sub>IH</sub> | | 60 | mA | | I <sub>CC4</sub> | V <sub>CC</sub> supply current (standby du | ring reset) | $\frac{V_{CC} = V_{CC} \text{ MAX,}}{\text{RESET}} = V_{SS} \pm 0.3 \text{ V}$ | | 5 | μΑ | | I <sub>CC5</sub> | Automatic sleep mode (see Note | 5 and Note 7) | $V_{IH} = V_{CC} \pm 0.3 \text{ V}, \ V_{IL} = V_{SS} \pm 0.3 \text{ V}$ | | 60 | μА | NOTES: 4. ICC current in the read mode, switching at 6 MHz - 5. IOUT = 0 mA - 6. ICC current while erase or program operation is in progress - 7. Automatic sleep mode is entered when addresses remain stable for 300 ns. #### capacitance over recommended ranges of supply voltage and ambient temperature | | PARAMETER | TEST CONDITIONS | MIN MAX | UNIT | |-----------------|--------------------------------------------------|---------------------------|---------|------| | C <sub>i1</sub> | Input capacitance (All inputs except A9, CE, OE) | $V_I = 0 V$ , $f = 1 MHz$ | 7.5 | pF | | C <sub>i2</sub> | Input capacitance (A9, CE, OE) | $V_I = 0 V$ , $f = 1 MHz$ | 9 | pF | | Co | Output capacitance | $V_O = 0 V$ , $f = 1 MHz$ | 12 | pF | #### PARAMETER MEASUREMENT INFORMATION NOTES: A. C<sub>L</sub> includes probe and fixture capacitance. B. The ac testing inputs are driven at 2.7 V for logic high and 0 V for logic low. Timing measurements are made at 1.35 V for logic high and 1.35 V for logic low on both inputs and outputs. Each device should have a 0.1-μF ceramic capacitor connected between V<sub>CC</sub> and V<sub>SS</sub> as closely as possible to the device pins. Figure 3. AC Test Output Load Circuit Figure 4. Maximum Negative Overshoot Waveform Figure 5. Maximum Positive Overshoot Waveform #### PARAMETER MEASUREMENT INFORMATION switching characteristics over recommended ranges of supply voltage and ambient temperature, read-only operation | | PARAMETER | ALTERNATE | '29LF0 | 08-90 | '29LF0 | 08-100 | '29LF0 | UNIT | | |--------------------|------------------------------------------------|-------------------|--------|-------|--------|--------|--------|------|------| | | PARAMETER | SYMBOL | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | t <sub>c(R)</sub> | Cycle time, read | tAVAV | 90 | | 100 | | 120 | | ns | | ta(A) | Access time, address | †AVQV | | 90 | | 100 | | 120 | ns | | ta(E) | Access time, CE | t <sub>ELQV</sub> | | 90 | | 100 | | 120 | ns | | ta(G) | Access time, OE | tGLQV | | 40 | | 50 | | 55 | ns | | tdis(E) | Disable time, CE to high impedance | <sup>t</sup> EHQZ | | 30 | | 30 | | 40 | ns | | tdis(G) | Disable time, OE to high impedance | <sup>t</sup> GHQZ | | 30 | | 30 | | 40 | ns | | t <sub>en(E)</sub> | Enable time, CE to low impedance | t <sub>ELQX</sub> | 0 | | 0 | | 0 | | ns | | ten(G) | Enable time, OE to low impedance | <sup>t</sup> GLQX | 0 | | 0 | | 0 | | ns | | th(D) | Hold time, output from address CE or OE change | tAXQX | 0 | | 0 | | 0 | | ns | # PRODUCT PREVIEW # switching characteristics over recommended ranges of supply voltage and ambient temperature, controlled by $\overline{\text{WE}}$ | | DADAMETED | ALTERNATE | '29 | LF008- | 90 | '29l | _F008- | 100 | '291 | LF008- | 120 | LINUT | |----------------------|--------------------------------------------------------------|--------------------|-----|--------|-----|------|--------|-----|------|--------|-----|-------| | | PARAMETER | SYMBOL | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | UNIT | | t <sub>C</sub> (W) | Cycle time, write | t <sub>AVAV</sub> | 90 | | | 100 | | | 120 | | | ns | | t <sub>su(A)</sub> | Setup time, address | t <sub>AVWL</sub> | 0 | | | 0 | | | 0 | | | ns | | t <sub>h(A)</sub> | Hold time, address | tWLAX | 50 | | | 50 | | | 65 | | | ns | | t <sub>su(D)</sub> | Setup time, data | <sup>t</sup> DVWH | 50 | | | 50 | | | 65 | | | ns | | <sup>t</sup> h(D) | Hold time, data valid after WE<br>high | tWHDX | 0 | | | 0 | | | 0 | | | ns | | t <sub>su(E)</sub> | Setup time, CE | t <sub>ELWL</sub> | 0 | | | 0 | | | 0 | | | ns | | t <sub>h(E)</sub> | Hold time, CE | <sup>t</sup> EHWH | 0 | | | 0 | | | 0 | | | ns | | t <sub>W</sub> (WL) | Pulse duration, WE low | tWLWH1 | 50 | | | 50 | | | 65 | | | ns | | t <sub>w(WH)</sub> | Pulse duration, WE high | tWHWL | 30 | | | 30 | | | 35 | | | ns | | trec(R) | Recovery time, read before write | <sup>t</sup> GHWL | 0 | | | 0 | | | 0 | | | ns | | | Hold time, OE read | tWHGL1 | 0 | | | 0 | | | 0 | | | ns | | | Hold time, OE toggle, data | <sup>t</sup> WHGL2 | 10 | | | 10 | | | 10 | | | ns | | | Setup time, V <sub>CC</sub> | tVCEL | 50 | | | 50 | | | 50 | | | μs | | | Transition time, V <sub>ID</sub> (see Note 8 and Note 9) | <sup>t</sup> HVT | 4 | | | 4 | | | 4 | | | μs | | | Pulse duration, WE low (see Note 8) | <sup>t</sup> WLWH2 | 100 | | | 100 | | | 100 | | | μs | | | Pulse duration, WE low (see Note 9) | tWLWH3 | 10 | | | 10 | | | 10 | | | ms | | | Setup time, CE VID to WE (see Note 9) | <sup>t</sup> EHVWL | 4 | | | 4 | | | 4 | | | μs | | | Setup time, CE V <sub>ID</sub> to WE (see Note 8 and Note 9) | <sup>†</sup> GHVWL | 4 | | | 4 | | | 4 | | | μs | | t <sub>c(W)</sub> PR | Cycle time, programming operation | <sup>t</sup> WHWH1 | | 8 | | | 8 | | | 8 | | μs | | | Write recovery time from RY/BY | t <sub>RB</sub> | 0 | | | 0 | | | 0 | | | ns | | | RESET low time | t <sub>RL</sub> | 500 | | | 500 | | | 500 | | | ns | | | RESET high time before read | t <sub>RH</sub> | 50 | | | 50 | | | 50 | | | ns | | | RESET to power-down time | <sup>t</sup> RPD | 20 | | | 20 | | | 20 | | | μs | | | Program/erase valid to RY/BY delay | <sup>t</sup> BUSY | 90 | | | 90 | | | 90 | | | ns | | t <sub>c(W)ER</sub> | Cycle time, sector-erase operation | <sup>t</sup> WHWH2 | | 1 | | | 1 | | | 1 | | S | | | Cycle time, chip-erase operation | tWHWH3 | | 6 | 50 | | 6 | 50 | | 6 | 50 | S | NOTES: 8. Sector protect 9. Sector-unprotect timing # switching characteristics over recommended ranges of supply voltage and ambient temperature, controlled by $\overline{\text{CE}}$ | PARAMETER | | ALTERNATE | '29LF008-90 | | '29LF008-100 | | '29LF008-120 | | UNIT | | | | |---------------------|------------------------------------|--------------------|-------------|-----|--------------|-----|--------------|-----|------|-----|-----|------| | | PARAMETER | SYMBOL | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | UNII | | t <sub>C</sub> (W) | Cycle time, write | t <sub>AVAV</sub> | 90 | | | 100 | | | 120 | | | ns | | t <sub>su(A)</sub> | Setup time, address | t <sub>AVEL</sub> | 0 | | | 0 | | | 0 | | | ns | | t <sub>h(A)</sub> | Hold time, address | t <sub>ELAX</sub> | 50 | | | 50 | | | 65 | | | ns | | t <sub>su(D)</sub> | Setup time, data | tDVEH | 50 | | | 50 | | | 65 | | | ns | | th(D) | Hold time, data | tEHDX | 0 | | | 0 | | | 0 | | | ns | | t <sub>su(W)</sub> | Setup time, WE | tWLEL | 0 | | | 0 | | | 0 | | | ns | | t <sub>h(W)</sub> | Hold time, WE | <sup>t</sup> EHWH | 0 | | | 0 | | | 0 | | | ns | | t <sub>W</sub> (EL) | Pulse duration, CE low | <sup>t</sup> ELEH1 | 50 | | | 50 | | | 65 | | | ns | | t <sub>w(EH)</sub> | Pulse duration, CE high | <sup>t</sup> EHEL | 30 | | | 30 | | | 35 | | | ns | | trec(R) | Recovery time, read before write | <sup>t</sup> GHEL | 0 | | | 0 | | | 0 | | | ns | | | Setup time, OE | <sup>t</sup> GLEL | 0 | | | 0 | | | 0 | | | ns | | th(C) | Hold time, OE read | <sup>t</sup> EHGL1 | 0 | | | 0 | | | 0 | | | ns | | | Hold time, OE toggle, data | <sup>t</sup> EHGL2 | 10 | | | 10 | | | 10 | | | ns | | | Programming operation | tEHEH1 | | 8 | | | 8 | | | 8 | | μs | | | Cycle time, sector-erase operation | <sup>t</sup> EHEH2 | | 1 | | | 1 | | | 1 | | S | | | Cycle time, chip-erase operation | <sup>t</sup> EHEH3 | | 6 | 50 | | 6 | 50 | | 6 | 50 | s | # PRODUCT PREVIEW # erase and program performance† | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|-------------------------------------------|--------|-----------|-------|--------| | Sector-erase time | Excludes 00H programming prior to erasure | | 1‡ | 15§ | S | | Program time | Excludes system-level overhead | 9 | 9 | 3600§ | μs | | Chip-programming time | Excludes system-level overhead | | 6‡ | 50§ | S | | Erase/program cycles | | 100000 | 1 000 000 | | cycles | <sup>†</sup> The internal algorithms allow for 2.5-ms byte-program time. DQ5 = 1 only after a byte takes the theoretical maximum time to program. A minimal number of bytes can require significantly more programming pulses than the typical byte. The majority of the bytes program within one or two pulses. This is demonstrated by the typical and maximum programming time listed above. # latchup characteristics (see Note 10) | PARAMETER | MIN | MAX | UNIT | |-------------------------------------------------------------------------------------|------------|---------------------|------| | Input voltage with respect to VSS on all pins except I/O pins (including A9 and OE) | - 1 | 13 | V | | Input voltage with respect to VSS on all I/O pins | <b>–</b> 1 | V <sub>CC</sub> + 1 | V | | Current | - 100 | 100 | mA | NOTE 10: Includes all pins except $V_{CC}$ test conditions: $V_{CC} = 3 \text{ V}$ , one pin at a time # pin capacitance, all packages (see Note 11) | | PARAMETER | TEST CONDITIONS | TYP | MAX | UNIT | |------------------|-------------------------|----------------------|-----|-----|------| | C <sub>IN</sub> | Input capacitance | V <sub>IN</sub> = 0 | 6 | 7.5 | pF | | COUT | Output capacitance | V <sub>OUT</sub> = 0 | 8.5 | 12 | pF | | C <sub>IN2</sub> | Control pin capacitance | VIN = 0 | 8 | 10 | pF | NOTE 11: Test conditions: $T_A = 25^{\circ}C$ , f = 1 MHz #### data retention | PARAMETER | TEST CONDITIONS | MIN MAX | UNIT | |--------------------------------------|-----------------|---------|-------| | Minimum pattern data retention time | 150°C | 10 | Years | | wiiniinum pattem data retention time | 125°C | 20 | rears | <sup>&</sup>lt;sup>‡</sup>25°C, 3-V V<sub>CC</sub>, 100 000 cycles, typical pattern <sup>§</sup> Under worst-case conditions: 90°C, 2.7-V V<sub>CC</sub>, 100 000 cycles # read operation Figure 6. AC Waveform for Read Operation # write operation Figure 7. Program Algorithm # write operation (continued) NOTES: A. PA = Address to be programmed - B. PD = Data to be programmed - C. $\overline{DQ7}$ = Complement of data written to DQ7 Figure 8. AC Waveform for Program Operation # write operation (continued) NOTES: A. PA = Address to be programmed B. PD = Data to be programmed C. DQ7 = Complement of data written to DQ7 Figure 9. Alternate CE-Controlled Write Operation # chip-erase operation Figure 10. Chip-Erase Algorithm # chip-erase operation (continued) NOTES: A. VA = any valid address B. Figure details the last four bus cycles in a six-bus-cycle operation. Figure 11. AC Waveform for Chip-Erase Operation # sector-erase operation Figure 12. Sector-Erase Algorithm # sector-erase operation (continued) NOTES: A. SA = Sector address to be erased B. Figure details the last four bus cycles in a six-bus-cycle operation. Figure 13. AC Waveform for Sector-Erase Operation # data-polling operation NOTES: A. Polling status bits DQ7 and DQ5 may change asynchronously. Read DQ7 after DQ5 changes states. - B. VA = Program address for byte-programming - = Selected sector address for sector erase - = Any valid address for chip erase Figure 14. Data-Polling Algorithm # data-polling operation (continued) NOTES: A. $\underline{\text{DIN}}$ = Last command data written to the device B. DQ7 = Complement of data written to DQ7 C. DOUT = Valid data output D. AIN = Valid address for byte-program, sector-erase, or chip-erase operation Figure 15. AC Waveform for Data-Polling Operation # toggle-bit operation NOTE A: Polling status bits DQ6 and DQ5 can change asynchronously. Read DQ6 after DQ5 changes states. Figure 16. Toggle-Bit Algorithm # toggle-bit operation (continued) NOTES: A. DIN = Last command data written to the device B. DQ6 = Toggle bit outputC. DOUT = Valid data output D. AIN = Valid address for byte-program, sector-erase, or chip-erase operation Figure 17. AC Waveforms for Toggle-Bit Operation # sector-protect operation Figure 18. Sector-Protect Algorithm # sector-protect operation (continued) NOTE A: DOUT = 00H if selected sector is not protected, 01H if the sector is protected Figure 19. AC Waveform for Sector-Protect Operation #### sector-unprotect operation Figure 20. Sector-Unprotect Algorithm # sector-unprotect operation (continued) 01H if the sector is protected Figure 21. AC Waveform for Sector-Unprotect Operation # temporary sector-unprotect operation NOTES: A. All protected sectors unprotected B. All previously protected sectors are protected once again Figure 22. Temporary Sector-Unprotect Algorithm Figure 23. Temporary Sector-Unprotect Timing Diagram FLASH WEWORIES SMJS846A – MAY 1997 – REVISED NOVEMBER 1997 Figure 24. RY/BY Timing Diagram During Program/Erase Operations #### **MECHANICAL DATA** #### DCD (R-PDSO-G\*\*) #### PLASTIC DUAL SMALL-OUTLINE PACKAGE **40 PIN SHOWN** NOTES: A. All linear dimensions are in inches (millimeters). B. This drawing is subject to change without notice. #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1998, Texas Instruments Incorporated