PRELIMINARY # 8-CHARACTER 2-LINE DOT MATRIX LCD CONTROLLER DRIVER WITH EXTENSION FUNCTION #### ■ GENERAL DESCRIPTION The NJU6468 is a Dot Matrix LCD controller driver for 8-character 2-line display with extension function up to 40-character 2-line display. It contains microprocessor interface circuits, instruction decoder controller, character generator ROM/ RAM, high voltage operation common and segment drivers, and extension driver interface circuits. The microprocessor interface circuits which operate by 2MHz frequency, can be connected directly to 4/8bit microprocessor. The character generator consists of 12k bits ROM and 64 bytes RAM. The standard version ROM is coded with 240 characters including capital and small letter fonts and some of Japanese fonts. The high voltage operation 16-common and 40-segment drivers operate up to 13.5V, and drive up to 8-character 2-line display in single NJU6468 use. The extension driver interface circuits enable combinations with NJU6407C or NJU6417C to increase the display capacity up to 40-character 2-line or 80-character 1-line. #### PACKAGE OUTLINE NJU6468FC1 NJU6468FG1 #### ■ FEATURES - 5 x 7 and 5 x 10 Fonts with Cursor Display - 4/8 Bits Microprocessor Direct Interface - Display Data RAM (80 x 8 bits) Maximum 80 Characters - Character Generator ROM (12,000 bits); 240 Characters for 5 x 10 Dots - Character Generator RAM ( 64 x 8 bits ) ; 8 Patterns(5x7 Dots) and 4 Patterns(5x10 Dots) - Microprocessor can access to Display Data RAM and Character Generator RAM - High Voltage LCD Driver: 16-Common / 40-Segment - Programmable Duty Ratio ; 1/8 Duty for 5x 7 Dots + Cursor, 1 Line 1/11 Duty for 5x10 Dots + Cursor, 1 Line 1/16 Duty for 5x 7 Dots + Cursor, 2 Lines Number of Maximum Display Characters | Display Line | Duty factor | Extension | NJU6468 | NJU6407C | Display Capacity | |--------------|-----------------|--------------|---------|----------|---------------------| | | 4 (0 4 (4 4 5 4 | Not provided | | - | 8-character 1-line | | 1 Line | 1/8,1/11 Duty | Provided | 1 | 9 pcs | 80-character 1-line | | | | Not provided | 1 pcs | - | 8-character 2-line | | 2 Lines | 1/16 Duty | Provi ded | ] | 4 pcs | 40-character 2-line | - Useful Instruction Set; Clear Display, Return Home, Display ON/OFF Cont, Cursor ON/OFF Cont, Display Blink, Cursor Shift, Character Shift - Power On Initialize Circuits On-chip - Oscillation Circuit On-chip (External Resistor or Ceramic Resonator Required) - Low Power Consumption - Operating Voltage (Except LCD Driving Voltage) --- + 5 V / + 3 V - Package Outline --- Chip / QFP 80 / TQFP 80 - C-MOS Technology # ■ PIN CONFIGURATION(NJU6468FC1) # ■ PIN CONFIGURATION(NJU6468FG1) Note) Pin configuration of "FG1" package is different from "FC1" package. # BLOCK DIAGRAM # **■ TERMINAL DESCRIPTION** | | | T | | |-----------------------|------------------------|---------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | FC1 | 10.<br><b>I</b> FG1 | SYMBOL | FUNCTION | | 26~30 | 24~28 | V₁~V₅ | LCD Driving Power Source | | 33 | 31 | V <sub>DD</sub> | Power Source ( + 5V / + 3V ) | | 23 | 21 | Vss | Power Source ( 0V ) | | 24,25 | 22,23 | OSC <sub>1</sub> , OSC <sub>2</sub> | Oscillation Terminals; External R or Ceramic Resonator connect to these terminals. For external clock operation, the clock should be input on OSC: | | 36 | 34 | RS | Register selection signal input<br>"O": Instruction Register (Writing)<br>Busy Flag, Address Counter (Reading)<br>"1": Data Register (Writing/Reading) | | 37 | 35 | R/W | Read/Write selection signal input<br>"O": Write, "1": Read | | 38 | 36 | E | Read/Write activation signal input | | 43~46 | 41~44 | DB4~DB7 | 3-state Data Bus(Upper) to transfer the data between MPU and NJU6468. DB7 is also used for the Busy Flag reading. | | 39~42 | 37~40 | DB₀~DB₃ | 3-state Data Bus(Lower) to transfer the data between MPU and NJU6468. These bus are not used in the 4bit operation. | | 31 | 29 | CL 1 | Data Latch Clock Output Terminal : To latch the serial data D sent to the Extension Driver. | | 32 | 30 | CL2 | Data Shift Clock Output Terminal : Shifts the serial data D. | | 34 | 32 | M | Alternating signal for LCD Driving Output Terminal | | 35 | 33 | D | Serial Data Output Terminal: The serial character pattern data output correspond to the each common signals. "O": No-active, "1": Active | | 47~62 | 45~60 | COM 1~COM16 | LCD Common driving signal No use terminals output no-active signal, or COM <sub>9</sub> ~COM <sub>16</sub> output no-active signal in the 1/8 duty operation and COM <sub>12</sub> ~COM <sub>16</sub> output no-active signal in the 1/11 duty operation. | | 1~ 2<br>3~22<br>63~80 | 79~80<br>1~20<br>61~78 | SEG <sub>22</sub> ~SEG <sub>21</sub><br>SEG <sub>20</sub> ~SEG <sub>1</sub><br>SEG <sub>40</sub> ~SEG <sub>23</sub> | LCD Segment driving signal | #### FUNCTIONAL DESCRIPTION #### (1) Description for each blocks #### (1-1) Register The NJU6468 incorporates two 8-bit registers, an Instruction Register(IR) and a Data Register(DR). The Register(IR) stores instruction codes such as "Clear Display" and "Return Home", and address data for Display Data RAM(DD RAM) and Character Generator RAM(CG RAM). The MPU can write the instruction code and address data to the Register(IR), but it cannot read out from the Register(IR). The Register(DR) is a temporary stored register, the data stored in the Register(DR) is written into the DD RAM or CG RAM and read out from the DD RAM or CG RAM. The data in the Register(DR) written by the MPU is transferred automatically to the DD RAM or CG RAM by internal operation. When the address data for the DD RAM or CG RAM is written into the Register(IR), the addressed data in the DD RAM or CG RAM is transferred to the Register(DR). By the MPU read out the data in the Register(DR), the data transmitting process is performed completely. After reading the data in the Register(DR) by the MPU, the next address data in the DD RAM or CG RAM is transferred automatically to the Register(DR) to provide for the next MPU reading. These two registers are selected by the selection signal RS as shown below. Table 1. shows register operation controlled by RS and R/W signals. Table 1. Register Operation | RS | R/W | Selected Register | Operation | |----|-----|-------------------|--------------------------------------------------| | 0 | 0 | I D | Write | | 0 | 1 | IK | Read busy flag(DB7) and address counter(DB0~DB6) | | 1 | 0 | DR | Write (Register(DR) to DD RAM or CG RAM) | | 1 | 1 | חע | Read (DD RAM or CG RAM to Register(DR)) | #### (1-2) Busy Flag (BF) When the internal circuits are in the operation mode, the busy flag(BF) is "1", and any instruction reading is inhibited. The busy flag(BF) is output at DB, when RS="0" and R/W="1" as shown in table 1. The next instruction should be written after the busy flag(BF) goes to "0". #### (1-3) Address Counter (AC) The address counter(AC) addressing the DD RAM and CG RAM. When the address setting instruction is written into the Register(IR), the address information is transferred from Register(IR) to the Counter(AC). The selection of either the DD RAM or CG RAM is also determined by this instruction. After writing (or reading) the display data to (or from) the DD RAM or CG RAM, the Counter (AC) increments (or decrements) automatically. The address data in the Counter(AC) is output from $DB_6 \sim DB_0$ when RS="0" and R/W="1" as shown in Table 1. #### (1-4) Display Data RAM (DD RAM) The display data RAM (DD RAM) consists of $80 \times 8$ bits stores up to 80-character display data represented in 8-bit code. The unused display data memory area in the DD RAM can be used as a general data memory area. The DD RAM address data set in the address counter(AC) is represented in Hexadecimal. | ( | Exam | ple) | DD RAM | addres | ss " 4F | . " | | |---|-------------|------|--------|-------------|---------|-----|---| | I | 1 | 0 | 0 | 1 | 1 | 1 | 1 | | - | <del></del> | 4 | | <del></del> | _ | F - | | # (1-4-1) 1-Line Display (Function set code N=0) The relation between DD RAM address and display position on the LCD is shown below. (a) 8-character 1-line display using one NJU6468. In case of the 8-character display using one NJU6468, the relation between DD RAM address and display positions on the LCD is as follows: When the display shift is performed, the DD RAM address changes as follows: (b) 16-character 1-line display using one NJU6468 and one NJU6407C/07CR. When the display shift is performed, the DD RAM address changes as follows: (c) More than 16-character 1-line display using one NJU6468 and more than 2 of NJU6407C/07CR. As each additional NJU6407C/07CR can add another 8-character, up to 80-character can be displayed by connecting nine(9) of NJU6407C/07CR externally. # (1-4-2) 2-Line Display (Function set code N=1) The relation between DD RAM address and display position on the LCD is shown below: Note: In the 2-line display mode, the 1st and 2nd line address are defined as (00)<sub>H</sub> to (27)<sub>H</sub> and (40)<sub>H</sub> to (4F)<sub>H</sub>. Please note that the end of 1st line address and the beginning of 2nd line address are not consecutive. (a) 8-character 2-line display using one NJU6468. When the display shift is performed, the DD RAM address changes as follows: (Left Shift Display ) $$(00) \leftarrow 01 02 03 04 05 06 07 08$$ $(40) \leftarrow 41 42 43 44 45 46 47 48$ (b) 16-character 2-line display using one NJU6468 and one NJU6407C/07CR. When the display shift is performed, the DD RAM address changes as follows: (Left Shift Display) OD. 0E 0F 0A 0B $(00) \leftarrow$ 4F 4B 4D 4E $(40) \leftarrow$ 4A 4C ( Right Shift Display ) 0A 0B OD 0E →(0F) 4B 4C **4D** 4E →(4F) 4A (c) More than 16-character 2-line display using one NJU6468 and more than 2 of NJU6407C/07CR. As each additional NJU6407C/07CR can add another 8-character 2-line, up to 40-character 2-line can be displayed by connecting four (4) of NJU6407C/07CR externally. 10 11 12 13 1șt Line 0F 0B 0D 0E 0A 2nd 4A 4B 4C 4D 4E 4F Line - NJU6468 NJU6407C/07CR① Display→← NJU6407C/07CR② Disp. Display ←Display Position 1F 1A 1B 1E DD RAM 5E 5F Address 5A 5B 5C 5D (Hexadecimal) NJU6407C/07CR③ Display-→←- NJU6407C/07CR④ Display #### (1-5) Character Generator ROM (CG ROM) The Character Generator ROM(CG ROM) generates $5 \times 7$ dots or $5 \times 10$ dots character patterns represented in 8-bit character codes. The storage capacity is up to 240 kinds of $5 \times 10$ dots character patterns (In case of $5 \times 7$ dots display mode, upper $5 \times 7$ dots of $5 \times 10$ dots are displayed). The correspondence between character code and standard character pattern of NJU6468 is shown in Table 2-1 and 2-2. User-defined character patterns ( Custom Font ) are also available by mask option. Table 2-1. CG ROM Character Pattern ( ROM version -00 ) | | | | Upper 4-bit ( Hexadecimal ) | | | | | | | | | | | | | | | |---------------------------|---|--------------|----------------------------------------|-------|-------|-------|-------|--------------|-------------|---|---|------------|------------|--------------|------------------|-----------------------------------------|------| | | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | A | В | С | D | Е | F | | | 0 | (01)<br>(01) | | | | :::: | } | ٠. | <b>::::</b> | | | | •••• | .:: | :::. | :::: | | | | 1 | (02) | | | : | | | -::: | •::: | | | ::: | ;; | ::: | i; | | | | | 2 | (03) | | 11 | | | | <b>:</b> ::: | ••• | | | : | | : !; | .:: <sup>:</sup> | : | | | | 3 | (04) | | | 1 | | :; | : | :::. | | | : | ::: | : | - | :::. | :::: | | | 4 | (05) | | | :: | | | | | | | ٠. | | | ::- | | ::: | | | 5 | (06) | | | •• | | | :::: | <b>!!</b> | | | ;; | .: | | | | | | scimal ) | 6 | (07) | ·• · · · · · · · · · · · · · · · · · · | | | | | ** | i.,.i | | | | | •••• | | | : | | ( Hexade | 7 | (04) | | : | : | | | :::: | ii | | | ::: | | .:: <b>:</b> | • | : | | | Lower 4-bit ( Hexadecimal | 8 | (05) | | | | | | <u> </u> | :::: | | | •: | •::: | | | !" | ::: | | Lower | 9 | (02) | | | | | • • • | 1. | •! | | | •::: | • | | :::: | •• : | | | | A | (03) | | ::::: | :: | ! | : | : | | | | | | •• | ·· | • • • • • • • • • • • • • • • • • • • • | ::: | | | В | (06) | | ••••• | : | | | <b>!</b> :: | • | | | <b>∷</b> ‡ | <b>.</b> | | | ∷ | | | | С | (05) | | : | ·: | ••••• | | | | | | *** | <b>:</b> | | | ::: | | | | D | (06) | - | ••••• | ***** | | | <b>!</b> '! | | | | | .::<br>-:- | ••• | <b>:</b> | | : | | | Е | (08) | | ** | | | .••. | !": | ••••• | | | | | | ••• | | | | | F | (08) | | ••• | : | | •••• | :::: | •••• | | | ::: | ٠! | .: | ::: | | | Table 2-2. CG ROM Character Pattern ( ROM version -02 ) | | | | | | | - | Up | per 4- | -bit ( | Hexa | decim | al) | | | | | | |---------------------------|---|------|-----------------------------------------|-------------|-------------|---|-----------------------------------------|----------|--------------|---------------|-----------|-------------|----------|------------|------|---------------|-----------| | | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | A | В | С | D | E | F | | | 0 | (01) | •••• | | | | :::: | *; | :::- | : | :::: | ::: | • | | | | ·:. | | | 1 | (02) | | | : | | | ::: | •::: | 1 | | · | | .! | | ` <b>::</b> ' | <b>::</b> | | | 2 | (03) | | :: | | | | | • | <b>:::</b> :: | | · | ** | ::: | | :::: | | | | 3 | (04) | | | | | :::: | <b>:</b> | :::. | •::: | ::: | ·: | ٠, | <b>!</b> : | | <b>::::</b> | | | | 4 | (05) | • | ::: | ::: | | | | | •::: | ::: | :::: | • | *** | l | ::::: | | | | 5 | (06) | ••••• | <b>".</b> : | | | <b>!!</b> | :::: | <b>II</b> | | | | *** | .:. | | 11 | ***** | | Lower 4-bit ( Hexadecimal | 6 | (07) | | | <u>:</u> :: | | ii | | II | -::: | ::-<br>!! | | | | | | •••• | | t ( Hex | 7 | (08) | ••••••••••••••••••••••••••••••••••••••• | : | | | | •::: | 1,:,1 | :::: | ·.<br>!! | | :: | •••• | : :: | i | | | er 4-bi | 8 | (01) | · | •••• | | | ::: | ļ | <b>:::</b> : | <b>::::</b> | • | .: | ••••• | ••• | | <b>!</b> :: | | | อ | 9 | (02) | • | : | • | | • • • • • • • • • • • • • • • • • • • • | <u>:</u> | •• | | | | : | | | | - | | | A | (06) | ::: | *** | ##<br>## | | :: | | | | | | <u>:</u> | | | ļi. | | | | В | (04) | | *** | :: | | | ::· | ₹ | | | | ·:: | <b>!</b> | | <b>!.:</b> | | | | С | (05) | ••••• | : | • | i | ••• | : | | .:.<br>.i. | :: | | ::: | | | : | | | | D | (06) | :::: | •••• | ***** | | | | | | | | ::: | | | ::: | ***** | | | E | (07) | | :: | <u>;</u> ; | | .•••. | :": | •••• | | | | | | | | | | | F | (08) | | | •••• | | •••• | :::: | :::: | | : | <b>;</b> ;; | | | | ::: | | #### (1-6) Character Generator RAM ( CG RAM ) The character generator RAM ( CG RAM ) can store any kind of character pattern in 5 x 10 or 5 x 7 dots written by the user program to display user's original character pattern. The CG RAM can store 8 kind of character in 5 x 7 dots mode and 4 kind of character in 5 x 10 dots mode. To display user's original character pattern stored in the CG RAM, the address data (00)<sub>H</sub> -(07)<sub>H</sub> or (08)<sub>H</sub> - (0F)<sub>H</sub> should be written to the DD RAM as shown in Table 2-1 and 2-2. Table 3-1 and 3-2, show the correspondence among the character pattern, CG RAM address and Data. Unused memory area of the CG RAM can also be used as the general data memory area. Table 3-1. Correspondence of CG RAM address, DD RAM character code and CG RAM character pattern (5 x 7 dots). | Character Code | CG RAM | Character Pattern | | |-------------------|-------------------------------------------------|-----------------------------------------------|------------------------------------------------------| | (DD RAM Data) | Address | (CG RAM Data) | | | 76543210 | 5 4 3 2 1 0 | 7 6 5 4 3 2 1 0 | | | Upperbit Lowerbit | Upper Lower | Upperbit Lowerbit | | | 0000*000 | 000100100100100100100100100100100100100 | * * * 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | Character Pattern<br>Example (1)<br>←Cursor Position | | 0000*001 | 0 0 0<br>0 0 1<br>0 1 0<br>0 1 1 0 0<br>1 1 0 1 | * * * 1 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | Character Pattern<br>Example (2)<br>←Cursor Position | | | 0 0 0 | * * * | | | | 1 : 0 0 1 | | | | | | | *: Don't Care | | 0 0 0 0 0 * 1 1 1 | 111011 | * * * | | Notes: 1. Character code bit 0 to 2 correspond to the CG RAM add. 3 to 5(3bits:8 patterns). 2. CG RAM address 0 to 2 designate character pattern line position. The 8th line is the cursor position and the display is performed by logical OR with cursor. Therefore, in case of the cursor display, the 8th line should be "0". If there is "1" in the 8th line, the bit "1" is always displayed on the cursor position regardless of cursor existence. 3. Character real position correspond to the CG RAM data bits 0 to 4 and 10 to 3. Character pattern row position correspond to the CG RAM data bits 0 to 4 are shown above. The bits 5 to 7 of the CG RAM are not appear on the display (no meaning for the display), but memory elements are existing, therefore it can be used as the general purpose RAM. 4. CG RAM character patterns are selected when character code bits 4 to 7 are all "0" and it is addressed by character code bits 0 to 2. Therefore, the address (00)<sub>H</sub> and (08)<sub>H</sub>, (01)<sub>H</sub> and (09)<sub>H</sub>, ------, (07)<sub>H</sub> and (0F)<sub>H</sub> select the same character pattern as shown in Table 2-1, 2-2 and Table 3-1. 5. "1" for CG RAM data corresponds to display On and "0" to display Off. Table 3-2. Correspondence of CG RAM address, DD RAM character code and CG RAM character pattern ( 5 x 10 dots ). | 0 | CG RAM | Character Pattern | | |-------------------|-----------------------------------------|-----------------------------------------|-----------------------------------------------------| | Character Code | | | | | (DD RAM Data) | Address | (CG RAM Data) | | | 76543210 | 5 4 3 2 1 0 | 76543210 | | | Upperbit Lowerbit | Upper Lower | Upperbit Lowerbit | | | 0000*00* | 000010010010010000000000000000000000000 | * * * : 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | Character Patten<br>Example (3)<br>←Cursor Position | | | | * * * * * * * * | | | | 1 1 0 0 | <b>\$</b> | | | | 10000 | * * * | | | | 10001 | | | | | | | *: Don't Care | | 0000*11* | 1 1 1 0 0 1 | * * * | | | | 1 0 1 1 1 1 0 0 1 1 1 0 1 | *** **** | | Notes: 1. Character code bit 1 and 2 correspond to the CG RAM address 4 and 5(2bits:4 pat- terns). 2. CG RAM address 0 to 3 designate character pattern line position. The 11th line is the cursor position and the display is performed by logical OR with cursor. Therefore, in case of the cursor display, the 11th line should be "0". If there is "1" in the 11th line, the bit "1" is always displayed on the cursor position regardless of cursor existence. 3. Character pattern row position are the same as 5 x 7 dots mode. 4. CG RAM character patterns are selected when character code bits 4 to 7 are all "0" and it is addressed by character code bits 1 and 2. Therefore, the address (00)<sub>H</sub>, (01)<sub>H</sub>, (08)<sub>H</sub> and (09)<sub>H</sub>, (02)<sub>H</sub>, (03)<sub>H</sub>, (10)<sub>H</sub> and (1A)<sub>H</sub> for example, select the same character pattern as shown in Table 2-1, 2-2, and Table 3-2. 5. "1" for CG RAM data corresponds display On and "0" for display Off. New Japan Radio Co., Ltd. 5-91 #### (1-7) Timing Generator The timing generator generates a timing signals for the DD RAM, CG RAM, CG ROM and other internal circuits operation. RAM read timing for the display and internal operation timing for MPU access are separately generated, so that they may not interfere with each other. Therefore, when the data write to the DD RAM for example, there will be no undesirable influence, such as flickering, in areas other than the display area. This circuits also generate timing signals to control the extension driver like as NJU6407C/07CR. #### (1-8) LCD Driver LCD driver consist of 16-common driver and 40-segment driver. When the character font and line number are selected by a program, the required common drivers output the common driving waveform and the other common drivers output non-selection waveform automatically. The extension driver for example NJU6407C/07CR's segment driver structure is as same as NJU 6468 segment driver. The 40 bits of character pattern data are shifted in the shift-register and latched when the 40 bits shift performed completely. This latched data controls display driver to output LCD driving waveform. The serial data output transfers the serial data to the cascade connection extension driver like as NJU6407C/07CR, to extend display capacity. Since the serial data always transfer from the last character pattern (last address display data in the DD RAM) and latched when the top of character pattern (top address display data in the DD RAM) read out from the DD RAM, the NJU6468 always display from the top character and every extended extension driver display following character than front. #### (1-9) Cursor Blinking Control Circuit This circuits controls cursor On/Off and cursor position character blinks. The cursor or blinks appear in the digit residing at the DD RAM address set in the address counter (AC). When the address counter is $(08)_{\rm H}$ , a cursor position is shown as follows: | | AC <sub>6</sub> | AC <sub>5</sub> | AC4 | AC3 | AC2 | AC <sub>1</sub> | <b>AC</b> o | _ | | | | | | | |-------------------|-----------------|-----------------|-----|-----|-----|-----------------|-------------|----|----|------|------|------|-----|-----------------------------------| | (AC) | 0 | 0 | 0 | 1 | 0 | 0 | 0 | | | | | | | | | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | | ← Display position | | 1-Line<br>Display | 00 | 01 | 02 | 03 | 04 | 05 | 06 | 07 | 08 | 09 | 0A | OB | | ← DD RAM address<br>(Hexadecimal) | | | | | | | | | | | 1 | Curs | or p | osit | ion | (nexadecimal) | | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | | ← Display position | | 2-Line | 00 | 01 | 02 | 03 | 04 | 05 | 06 | 07 | 08 | 09 | OA | OB | | ← DD DAN adduses | | Display | 40 | 41 | 42 | 43 | 44 | 45 | 46 | 47 | 48 | 49 | 4A | 4B | | DD RAM address<br>← (Hexadecimal) | | | | | | | | | | | 1 | Curs | or p | osit | ion | | (Note) The cursor or blinks also appear when the address counter (AC) selects the CG RAM. But the displayed cursor and blink are meaningless. If the AC storing the CG RAM address data, the cursor and blink are displayed in the meaningless position. # (2) Power on Initialization by internal circuits The NJU6468 is automatically initialized by internal power on initialization circuits when the power is turned on. In the internal power on initialization, following instructions are executed. During the Internal power on initialization, the busy flag (BF) is "1" and this status is kept 10 ms after $V_{\rm DD}$ rises to 4.5V. Initialization flow is shown below: If the condition of power supply rise time described in the Electrical Characteristics is not satisfied, the Internal Power on Initialization Circuits will not operate and initialization will not be performed. In this case the initialization by MPU software is required. #### (3) Instructions The NJU6468 incorporates two registers, an Instruction Register(IR) and a Data Register(DR). These two registers store control information temporarily to allow interface between NJU6468 and MPU or peripheral ICs operating different cycles. The operation of NJU6468 is determined by this control signal from MPU. The control information includes register selection signals (RS), read/write signals (R/W) and data bus signals (DBo to DBr). Table 4. shows each instruction and its operating time. Note) The execution time mentioned in Table 4. based on fcp or fosc=250kHz. If the oscillation frequency is changed, the execution time is also changed. Table 4. Table of Instructions | INSTRUCTIONS | RS | R/W | DB 7 | DB <sub>6</sub> | O<br>DB5 | D<br>DB₄ | E<br>DB₃ | | DB <sub>1</sub> | DBo | DESCRIPTION | EXEC<br>TIME | |--------------------------------|---------------|-----|------------|-----------------|----------|----------|----------|------|-----------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------| | Non-operation | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Non-operation. Only takes judge-<br>ment machine cycle. | 40us | | Clear Display | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Display clear and sets DD RAM address 0 in AC. | 1.64ms | | Return Home | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | * | Sets DD RAM address 0 in AC and<br>returns display being shifted to<br>original position.<br>DD RAM contents remain unchanged | 1.64ms | | Entry Mode Set | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1/0 | S | Sets cursor move direction and specifies shift of display are performed in data read/write. I/D=1:Increment, I/D=0:Decrement S=1:Accompanies display shift | 40us | | Display On/Off<br>Control | 0 | 0 | 0 | 0 | 0 | 0 | 1 | D | С | В | Sets of display On/Off(D),<br>cursor On/Off(C) and blink of<br>cursor position character(B). | 40us | | Cursor or<br>Display Shift | 0 | 0 | 0 | 0 | 0 | 1 | S/C | R/L | * | * | Moves cursor and shifts display without changing DD RAM contents S/C=1: Display shift S/C=0: Cursor shift R/L=1: Shift to the right R/L=0: Shift to the left | 40us | | Function Set | 0- | 0 | 0 | 0 | 1 | DL | N | F | * | * | Sets interface data length(DL), number of display lines(N) and character font(F). DL=1: 8 bits, DL=0: 4 bits N=1: 2 lines, N=0: 1 line F=1: 5x10 dots, F=0: 5x7 dots | 40us | | Set CG RAM<br>Address | 0 | 0 | 0 | 1 | <b>←</b> | | A | CG | | | Sets CG RAM address. After this instruction, the data is transferred on CG RAM. | 40us | | Set DD RAM<br>Address | 0 | 0 | 1 | <b>←</b> · | | - | Add | | | <b>→</b> | Sets DD RAM address. After this instruction, the data is transferred on DD RAM. | 40us | | Read Busy Flag<br>& Address | 0 | 1 | BF | ←- | | | Ac | | | <b>→</b> | Reads busy flag and AC contents.<br>BF=1 : Internally operating<br>BF=0 : Can accept instruction | 0us | | Write Data to<br>CG or DD RAM | 1 | 0 | <b>←</b> · | | ٧ | Yri te | e Dat | ta | | | Writes data into DD or CG RAMs. | 40us | | Read Data from<br>CG or DD RAM | 1 | 1 | ←. | | F | Read | Data | 9 | | <b>→</b> | Reads data from DD or CG RAMs. | 60us | | Explanation of<br>Abbreviation | DD Acg<br>ACG | RAM | : CG | RAM | addr | ess | , A | : ac | DD F | RAM ac | acter generator RAM<br>Idress, Corresponds to cursor addre<br>DD and CG RAMs | ss | <sup>\* =</sup> Don't care # (3-1) Description of each instructions #### (a) NOP (Non operation) | | RS | R/W | DB7 | DB <sub>6</sub> | DB <sub>5</sub> | DB4 | DВз | DB2 | DB <sub>1</sub> | DBo | |------|----|-----|-----|-----------------|-----------------|-----|-----|-----|-----------------|-----| | Code | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Non operation instruction. It consumes certain judgement machine cycles only. #### (b) Clear Display | | RS | R/W | DB7 | <b>DB</b> 6 | DBs | DB₄ | DВз | DB <sub>2</sub> | DB <sub>1</sub> | DBo | |------|----|-----|-----|-------------|-----|-----|-----|-----------------|-----------------|-----| | Code | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Clear display instruction is executed when the code "1" is written into DBo. When this instruction is executed, the space code (20)<sub>H</sub> is written into every DD RAM address, the DD RAM address 0 is set into the address counter and entry mode is set increment. If the cursor or blink are displayed, they are returned to the left end of the LCD (the left end of the 1st line in the 2-line display mode). The (S) of entry mode does not change. Note: The character pattern for character code (20)<sub>H</sub> must be blank code in the user-defined character pattern(Custom font). #### (c) Return Home | | RS | R/W | DB <sub>7</sub> | DBe | DB <sub>5</sub> | DB₄ | DВз | DB <sub>2</sub> | DB 1 | DBo | | |------|----|-----|-----------------|-----|-----------------|-----|-----|-----------------|------|-----|----------------| | Code | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | * | * = Don't care | Return home instruction is executed when the code "1" is written into $DB_1$ . When this instruction is executed, the DD RAM address 0 is set into the address counter. Display is returned its original position if shifted, the cursor or blink are returned to the left end of the LCD (the left end of the 1st line in the 2-line display mode) if the cursor or blink are on the display. The DD RAM contents do not change. #### (d) Entry Mode Set | | RS | R/W | DB 7 | DB6 | DB <sub>5</sub> | DB <sub>4</sub> | DВз | DB2 | DB 1 | DBo | |------|----|-----|------|-----|-----------------|-----------------|-----|-----|------|-----| | Code | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | I/D | S | Entry mode set instruction which sets the cursor moving direction and display shift On/Off, is executed when the code "1" is written into $DB_2$ and the codes of (I/D) and (S) are written into $DB_1(I/D)$ and $DB_0(S)$ , as shown below. (I/D) sets the address increment or decrement, and the (S) sets the entire display shift in the DD RAM writing. | I/D | | | F | u | n | , | С | t | i | 0 | n | | | | | | |-----|------------------------------------------------|-----|----------|------------|---------|---------|--------|-------------|---------|-----------|-----|-------------|------------------------|---|-----|------| | 1 | Address increment: The the read/write, and the | 9 i | ad<br>cu | dre<br>rso | ss<br>r | o<br>or | f<br>b | the<br>Link | DD<br>m | RA<br>ove | M o | r CG<br>the | RAM increment right. | ( | +1) | when | | 0 | Address decrement: The the read/write, and the | e : | ad<br>cu | dre<br>rso | ss | o<br>or | f<br>b | the<br>lin | DD<br>m | RA<br>ove | M o | r CG<br>the | RAM decrement<br>left. | ( | -1) | when | | S | Function | |---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | Entire display shift The shift direction is determined by I/D: shift to the left at I/D=1 and shift to the right at the I/D=0. The shift is operated only for the character, so that it looks as if the cursor stands still and the display moves. The display does not shift when reading from the DD RAM and writing/reading into/from CG RAM. | | 0 | The display does not shifting. | # (e) Display On/Off Control | | RS | R/W | DB 7 | $DB_6$ | DB <sub>5</sub> | DB₄ | DВз | $DB_2$ | DB 1 | DBo | |------|----|-----|------|--------|-----------------|-----|-----|--------|------|-----| | Code | 0 | 0 | 0 | 0 | 0 | 0 | 1 | D | C | В | Display On/Off control instruction which controls the whole display On/Off, the cursor On /Off and the cursor position character Blink, is executed when the code "1" is written into $DB_3$ and the codes of (D), (C) and (B) are written into $DB_2(D)$ , $DB_1(C)$ and $DB_0(B)$ , as shown below. | D | Function | |---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | Display On. | | 0 | Display Off. In this mode, the display data remains in the DD RAM so that it is retrieved immediately on the display when the D change to 1. | | | | | C | Function | | 1 | Cursor On. The cursor is displayed by 5 dots on the 8th line in $5\times7$ Font mode and on the 11th line in $5\times10$ Font mode. | | 0 | Cursor Off. Even if the display data write, the I/D etc does not change. | | | | | В | Function | | 1 | The cursor position character is blinking. Blinking rate is 379.2ms at $f_{\rm CP}$ or $f_{\rm Osc}$ =270kHz and 409.6ms at $f_{\rm CP}$ =250kHz. The blink is displayed alternatively with all on (it means all black) and character display. The cursor and the blink can be displayed simultaneously. | | 0 | The character does not blink. | (1) Cursor display example Alternating display (2) Blink display example ## (f) Cursor/Display Shift | | RS | R/W | DB7 | DBe | DB <sub>5</sub> | DB₄ | DВз | DB <sub>2</sub> | DB <sub>1</sub> | $DB_{\mathrm{o}}$ | | |------|----|-----|-----|-----|-----------------|-----|-----|-----------------|-----------------|-------------------|----------------| | Code | 0 | 0 | 0 | 0 | 0 | 1 | S/C | R/L | * | * | * = Don't care | The Cursor/Display shift instruction shifts the cursor position or display to the right or left without writing or reading display data. This function is used to correct or search the display. In the 2-line display, the cursor moves to the 2nd line when it passes the 40th digit of the 1st line. Notice that the 1st and 2nd line displays will shift at the same time. When the displayed data is shifted repeatedly, each line moves only horizontally. The 2nd line display does not shift into the 1st line position. The contents of address counter(AC) does not change by operation of the display shift only. This instruction is executed when the code "1" is written into DB<sub>4</sub> and the codes of (S/C) and (R/L) are written into DB<sub>3</sub>(S/C) and DB<sub>2</sub>(R/L), as shown below. | S/C | R/L | Function | |------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0<br>0<br>1<br>1 | 0<br>1<br>0<br>1 | Shifts the cursor position to the left ((AC) is decremented by 1) Shifts the cursor position to the right ((AC) is incremented by 1) Shifts the entire display to the left and the cursor follows it. Shifts the entire display to the right and the cursor follows it. | #### (g) Function Set | | RS | R/W | DB7 | DBe | $DB_5$ | DB₄ | DВз | DB <sub>2</sub> | DB 1 | DBo | _ | |------|----|-----|-----|-----|--------|-----|-----|-----------------|------|-----|----------------| | Code | 0 | 0 | 0 | 0 | 1 | DL | N | F | * | * | * = Don't care | Function set instruction which sets the interface data length and number of display lines and character font, is executed when the code "1" is written into $DB_5$ and the codes of (DL), (N) AND (F) are written into $DB_4(DL)$ , $DB_3(N)$ and $DB_2(F)$ , as shown below. (DL) sets the interface data length, (N) sets the number of display lines either the 1-line or 2-line and (F) sets the display Font either $5 \times 7$ dots or $5 \times 10$ dots. # NOTE This function set instruction must be performed at the head of the program prior to all other existing instructions(except Busy flag/Address read). This function set instruction can not be executed afterwards unless the interface data length change. | DL | Function | |----|------------------------------------------------------------------------------------------------------------------| | 1 | Set the interface data length to 8-bit (DB, to DB,) | | 0 | Set the interface data length to 4-bit (DB, to DB, to DB). The data must be sent or received twice in this mode. | | N | F | Display lines | Character Font | Duty ratio | Note | |---|---|---------------|----------------|------------|----------------------------------------------------| | 0 | 0 | 1 | 5 x 7 dots | 1/8 | | | 1 | 1 | 1 | 5 x 10 dots | 1/11 | | | 1 | 0 | 2 | 5 x 7 dots | 1/16 | Character Font 5 x 10 dots can not display 2-line. | #### (h) Set CG RAM Address | | RS | R/W | DB 7 | DBe | DBs | DB₄ | DВз | DB2 | DB <sub>1</sub> | $DB_o$ | |------|----|-----|------|-----|--------------|---------------|-----|-----|-----------------|--------| | Code | 0 | 0 | 0 | 1 | A · | A | A | A | A | A | | | | | | | ←High<br>ord | her<br>er bit | | | Lower | r → | Set CG RAM address set instruction is executed when the code "1" is written into $DB_6$ and the address is written into $DB_5$ to $DB_0$ as shown above. The address data mentioned by binary code "AAAAAA" is written into the address counter (AC) together with the CG RAM addressing condition. After this instruction execution, the data writing/reading is performed into/from the CG RAM. #### (i) Set DD RAM Address | | RS | R/W | DB 7 | DBe | $DB_5$ | DB₄ | DВз | DB2 | DB 1 | DBo | | |------|----|-----|------|-------|--------|--------|-------|------|--------|--------|---| | Code | 0 | 0 | 1 | A | A | A | A | A | Α | A | | | | | | | ←High | ner or | der bi | <br>t | Lowe | r orde | r bit→ | - | Set DD RAM address instruction is executed when the code "1" is written into DB $_7$ and the address is written into DB $_6$ to DB $_0$ as shown above. The address data mentioned by binary code "AAAAAAA " is written into the address counter (AC) together with the DD RAM addressing condition. After this instruction execution, the data writing/reading is performed into/from the DD RAM. Note: In case of the 1-line display, the address data is (00)<sub>H</sub> to (4F)<sub>H</sub>, and during the 2-line display, the address is (00)<sub>H</sub> to (27)<sub>H</sub> for the 1st line and (40)<sub>H</sub> to (67)<sub>H</sub> for the 2nd line. #### (j) Read Busy Flag & Address | | RS | R/W | DB7 | D8 <sub>6</sub> | D <b>B</b> 5 | DB₄ | DВз | DB2 | DB <sub>1</sub> | DBo | _ | |------|----|-----|-----|-----------------|--------------|---------|-----|-------|-----------------|--------|----------| | Code | 0 | 1 | BF | A | A | A | A | A | A | A | | | | | | | ←-High | ner ord | der bit | t | Lower | rorde | r bit→ | <u>-</u> | This instruction reads out the internal status of the NJU6468. When this instruction is executed, the busy flag (BF) which indicate internal operation is read out from DB $_7$ and the address of the CG RAM or DD RAM is read out from DB $_6$ to DB $_0$ (the address for the CG RAM or DD RAM is determined by the previous instruction). (BF)="1" indicates that internal operation is in progress. The next instruction is inhibited when (BF)="1". Check the (BF) status before the next write operation. #### (k) Write Data to CG RAM or DD RAM | | RS | R/W | DB7 | DBe | DB <sub>5</sub> | DB4 | DВз | DB <sub>2</sub> | DB 1 | DBo | | |------|----|-----|------|--------|-----------------|-----|-----|-----------------|--------|--------|---| | Code | 1 | 0 | D | D | D | D | D | D | D | D | | | | | | ←Hig | ner or | der bi | t | | Lowe | r orde | r bit→ | - | Write Data to CG RAM or DD RAM instruction is executed when the code "1" is written into (RS) and code "0" is written into (R/W). By the execution of this instruction, the binary 8 bit data "DDDDDDDD" are written into the CG RAM or DD RAM. The selection of the CG RAM or DD RAM is determined by the previous instruction. After this instruction execution, the address increment (+1) or decrement (-1) is performed automatically according to the entry mode set. And the display shift is also executed according to the previous entry mode set. #### (1) Read Data from CG RAM or DD RAM | | RS | R/W | DB 7 | DBe | DB <sub>5</sub> | DB₄ | D <b>B</b> ₃ | DB2 | DB <sub>1</sub> | DBo | _ | |------|----|-----|-------|--------|-----------------|-----|--------------|------|-----------------|--------|----------| | Code | 1 | 1 | D | D | D | D | D | D | D | D | ] | | | | | ←High | her or | der bi | t | | Lowe | r orde | r bit⊣ | <b>-</b> | Read Data from CG RAM or DD RAM instruction is executed when the code "1" is written into (RS) and (R/W). By the execution of this instruction, the binary 8 bit data "DDDDDDDD" are read out from the CG RAM or DD RAM. The selection of the CG RAM or DD RAM is determined by the previous instruction. Before executing this instruction, either the CG RAM address set or DD RAM address set must be executed, otherwise the first read out data are invalidated. When this instruction is serially executed, the next address data is normally read from the second read. The address set instruction is not required if the cursor shift instruction is executed just beforehand(only DD RAM reading). The cursor shift instruction has same function as the DD RAM address set, so that after reading the DD RAM, the address increment or decrement is executed automatically according to the entry mode. But display shift does not occur regardless of the entry mode. Note: The address counter (AC) is automatically incremented or decremented by 1 after write instruction to either of the CG RAM or DD RAM. Even if the read instruction is executed after this instruction, the addressed data can not be read out correctly. For a correct data read out, either the address set instruction or cursor shift instruction (only with DD RAM) must be implemented just before this instruction or from the second time read out instruction execution if the read out instruction is executed 2 times consecutively. #### (3-2) Initialization using the internal reset circuits (a) 8-character 1-line display in 8-bit operation (Using internal reset circuits). At the 8-character 1-line display, the Function set, Display On/Off Control and Entry Set Instruction must be executed before the data input, as shown below. The DD RAM of the NJU6468 can store up to 80 characters, as explained before, therefore the advertising moving display is available when combined with the display shift operation. Since the display shift operation changes only display position and the DD RAM contents remain unchanged, display data which are entered first can be output when the return home operation is performed. (b) 8-character 1-line in 4-bit operation (Using internal reset circuits). In the 4-bit operation, the function set must be performed by the user programming. When the power is turned on, 8-bit operation is selected automatically, therefore the first input is performed under 8-bit operation. In this operation, full instruction can not input because of terminals $DB_0$ to $DB_3$ are no connection. Therefore, same instruction must be rewritten on the RS, R/W and $DB_7$ to $DB_4$ , as shown below. Since one operation is completed by the two accesses in the 4-bit operation mode, rewrite is required to set the instruction code in full. 8-character 1-line in 4-bit operation is shown as follows: (c) 8-character 2-line in 8-bit operation (Using internal reset circuits). In the 2-line display, the cursor moves automatically from the 1st to the 2nd line after the 40th character of the 1st line has been written. Therefore, if the display character is only 8 characters in the 1st line, the DD RAM address must be set by the user programing to change the cursor position to the 2nd line. The 1st and 2nd line displays will shift at the same time. When the displayed data is shifted repeatedly, each line moves only horizontally. The 2nd line display does not shift into the 1st line position. #### (3-3) Initialization by instruction If the power supply conditions for the correct operation of the internal reset circuits are not met, the NJU6468 must be initialized by the instruction. (a) Initialization by Instruction in 8 bit interface length. ## (b) Initialization by Instruction in 4-bit interface length # (4) LCD DISPLAY # (4-1) Power Supply for LCD Driving The terminals $V_1$ to $V_5$ require verious constant voltage to generate LCD driving waveform. This constant voltage must be changed according to the duty ratio as shown below. The $V_{\rm LCD}$ is a peak level of LCD driving voltage and each voltage is generated by the bleeder resistance as shown below. Table 5. Relation between LCD driving voltage and Duty ratio. | Duty Ratio | 1/8 , 1/11 | 1/16 | |----------------|---------------------------------------------|----------------------------------------| | Bias | 1/4 | 1/5 | | / <sub>1</sub> | V <sub>DD</sub> to 1/4V <sub>LCD</sub> | V <sub>DD</sub> to 1/5V <sub>LCD</sub> | | 12 | V <sub>DD</sub> to 1/2V <sub>LCD</sub> | V <sub>DD</sub> to 2/5V <sub>LCD</sub> | | I <sub>3</sub> | VDD to 1/2VLCD | VDD to 3/5VLCD | | 14 | V <sub>DD</sub> to 3/4V <sub>LCD</sub> | V <sub>DD</sub> to 4/5V <sub>LCD</sub> | | <b>/</b> 5 | VDD to VLCD | V <sub>DD</sub> to V <sub>LCD</sub> | | | Bias // // // // // // // // // // // // / | Bias | (a) 1/4 Bias (1/8, 1/11 duty) (b) 1/5 Bias (1/16 duty) # (4-2) Relation between oscillation frequency and LCD frame frequency. The NJU6468 requires either one of the oscillation resistance(RF) or ceramic resonator for the internal oscillation, or external clock. LCD frame frequency example mentioned below is based on 250 kHz oscillation. ( 1 clock = 4us ) ## (a) 1/8 duty #### (b) 1/11 duty 1 frame = $$4(us) \times 400 \times 11 = 17.600(us) = 17.6(ms)$$ Frame frequency = $1/17.6(ms) = 56.8(Hz)$ ## (c) 1/16 duty 1 frame = $$4(us) \times 200 \times 16 = 12,800(us) = 12.8(ms)$$ Frame frequency = $1/12.8(ms) = 78.1(Hz)$ ### (5) Interface with MPU NJU6468 can be interfaced with both of 4/8 bit MPU and the two-time 4-bit or one-time 8-bit data transfer is available. #### (5-1) 4-bit MPU interface When the interface length is 4-bit, the data transfer is performed by 4 lines connected to $DB_4$ to $DB_7$ ( $DB_0$ to $DB_3$ are not used). The data transfer with the MPU is completed by the two-time 4-bit data transfer. The data transfer is executed in the sequence of upper 4-bit (the data $DB_4$ to $DB_7$ at 8-bit length) and lower 4-bit (the data $DB_0$ to $DB_3$ at 8-bit length). The busy flag check must be executed after two-time 4-bit data transfer (1 instruction execution). In this case the data of busy flag and address counter are also output twice. # (5-2) 8-bit MPU interface #### ■ ABSOLUTE MAXIMUM RATINGS ( Ta=25℃ ) | PARAMETER | SYMBOL | RATINGS | UNIT | |-----------------------|-----------------|----------------------------------------------|------| | Supply Voltage (1) | V <sub>DD</sub> | - 0.3 ~ + 7.0 | ٧ | | Supply Voltage (2) | $V_1 \sim V_5$ | V <sub>DD</sub> -13.5 ~ V <sub>DD</sub> +0.3 | ٧ | | Input Voltage | Vr | - 0.3 ~ V <sub>DD</sub> +0.3 | ٧ | | Operating Temperature | Topr | - 30 ~ + 80 | rc | | Storage Temperature | Tstg | - 55 ~ + 125 | °C | Note 1) If the LSI are used on condition above the absolute maximum ratings, the LSI may be destroyed. Using the LSI within electrical characteristics is strongly recomended for normal operation. Use beyond the electric characteristics conditions will cause malfunction and poor riliability. Note 2) All voltage values are specified as $V_{\rm ss}$ = 0 V Note 3) The relation ; $V_{DD} \ge V_1 \ge V_2 \ge V_3 \ge V_4 \ge V_5$ , $V_{DD} \ge V_{SS} \ge V_5$ must be maintained. # **■ ELECTRICAL CHARACTERISTICS** ( $V_{\text{DD}}$ =5V $\pm$ 10% , Ta=-20 $\sim$ +75°C ) | P A | RAMET | E R | SYMBOL | CONDI | TIONS | MIN | TYP | MAX | UNIT | NOTE | |-------|-------------|------------------|------------------------|----------------------------------------|---------------------------|----------------------|------|-----------------------|-------|------| | Opera | ating Volta | ge | <b>V</b> <sub>DD</sub> | | | 4.5 | 5.0 | 5.5 | ٧ | | | | | 1 | V <sub>1 H1</sub> | | Input/Output | 0.7V <sub>DD</sub> | _ | V <sub>DD</sub> | | | | Lamud | Voltage | ı | VILI | Terminals exc<br>Terminals | ept USG | _ | _ | 0.2V <sub>DD</sub> | ,, | 4 | | THPUL | VOITABE | 2 | V <sub>1 H2</sub> | Only OSC Term | inal | V <sub>DD</sub> -1 | _ | V <sub>DD</sub> | V | | | | | | VIL2 | Unity 030 Term | | _ | _ | 1.0 | | | | | | 1 | <b>V</b> oн1 | Input/Output<br>Terminals | -I <sub>он</sub> =0.205mA | 2.4 | | _ | | | | 0+ | ıt Voltage | ' | Voli | Terminais | lor=1.6mA | | _ | 0.4 | v | | | Outpu | it voitage | • | V <sub>0H2</sub> | Output | -1 он=0.04mA | 0.9V <sub>DD</sub> | _ | _ | ٧ | | | | | 2 | V <sub>OL2</sub> | Terminals | loL=0.04mA | | _ | 0.1V <sub>DD</sub> | | | | Drive | er On-resis | t.(COM) | Rсом | ±1d=0.05mA(A | II com.term.) | _ | | -20 | - 0 | 5 | | Drive | r On-resis | t.(SEG) | Rseg | ±1d=0.05mA(A | ll seg.term.) | _ | _ | 30 | kΩ | ט | | Input | Leakage C | urrent | 1.1 | $V_{1N}=0 \sim V_{DD}$ | | - 1 | | 1 | | 6 | | Pull- | up Resist | Current | - <sub>P</sub> | V <sub>DD</sub> =5V, RS, | R/W, DB | 50 | 125 | 250 | uA | | | Opera | ting Curre | nt (1) | DD1 | Ceramic Reson | ator Osc.<br>250kHz | _ | 0.55 | 0.8 | | - | | Opera | ting Curre | nt (2) | I <sub>DD2</sub> | CR Oscillatio<br>VDD=5V, fosc= | n(Ext. R)<br>fcr=270kHz | | 0.35 | 0.6 | mA | 7 | | | Operating | g Freq. | fcp | | | 125 | 250 | 350 | kHz | | | Ext. | Duty | | Duty | External cloc | , , | 45 | 50 | 55 | % | 8 | | Clk | Rise Time | | trcp | OSC <sub>1</sub> , OSC <sub>2</sub> op | en | | | 0.2 | us | " | | | Fall Time | | tfcp | | | | | 0.2 | | | | Int. | Oscillat | ion | fosc | CR Osc. Rf=91 | kΩ±2% | 190 | 270 | 350 | kHz | 9 | | 0sc | Free | quency | | Ceramic reson | ator | 245 | 250 | 350 | 11114 | 10 | | ונט ח | riving Vol | tago | VLCD1 | V <sub>DD</sub> - V <sub>5</sub> | 1/5 Bias | V <sub>DD</sub> -3.0 | - | V <sub>DD</sub> -13.5 | ٧ | 11 | | LOD D | TIVINE TO | .a6 <del>0</del> | V <sub>LCD2</sub> | 400 12 | 1/4 Bias | V <sub>DD</sub> -3.0 | _ | V <sub>DD</sub> -13.5 | • | 12 | # **■** ELECTRICAL CHARACTERISTICS ( $V_{\tiny \rm DD} = 3V \pm 10\%$ , Ta=-20 $\sim$ +75°C ) | PARAMET | E R | SYMBOL | CONDI | TIONS | MIN | TYP | MAX | UNIT | NOTE | |-----------------|---------|-------------------|----------------------------------|-------------------------|----------------------|------|-----------------------|------|------| | Operating Volta | ge | V <sub>DD</sub> | | | 2.7 | 3.0 | 3.3 | ٧ | | | | | V <sub>1 H1</sub> | | Input/Output | 0.7V <sub>DD</sub> | _ | VDD | v | 4 | | Input Voltage | 1 | VILI | Terminals exc<br>Terminals | ept usu | _ | 1 | 0.15V <sub>DD</sub> | ٧ | 4 | | | • | V <sub>он1</sub> | Input/Output | -l <sub>он</sub> =0.1mA | 0.8V <sub>DD</sub> | 1 | | | | | 0 | ' | Voli | Terminals | lot=0.1mA | _ | - | 0.2V <sub>DD</sub> | v | | | Output Voltage | | V <sub>OH2</sub> | Output | -lон=0.04mA | 0.9V <sub>DD</sub> | _ | _ | | | | | 2 | V <sub>OL2</sub> | Terminals | loL=0.04mA | _ | 1 | 0.1V <sub>DD</sub> | | | | Driver On-resis | t.(COM) | Rсом | ±1d=0.05mA(A | com.term.) | | | 20 | kΩ | 5 | | Driver On-resis | t.(SEG) | Rseg | $\pm 1d=0.05$ mA(A | ll seg.term.) | _ | _ | 30 | N 32 | , | | Input Leakage C | urrent | LI | $V_{IN}=0 \sim V_{DD}$ | | - 1 | | 11 | uA | 6 | | Pull-up Resist | Current | - <sub>P</sub> | $V_{\rm DD}=3V$ , RS, | R/W, DB | 10 | 25 | 50 | un | | | Operating Curre | nt | ldd | CR Osc.<br>VDD=3V, Rf=91 | kΩ±2% | _ | 0.15 | 0.3 | mA | 7 | | Oscillation Fre | quency | fosc | CR Osc. Rf=91 | kΩ±2% | 160 | 240 | 320 | kHz | 9 | | LOD D : | | V <sub>LCD1</sub> | V V | 1/5 Bias | V <sub>DD</sub> -3.0 | - | V <sub>DD</sub> -13.5 | V | 11 | | LCD Driving Vol | Tage | V <sub>LCD2</sub> | V <sub>DD</sub> - V <sub>5</sub> | 1/4 Bias | V <sub>DD</sub> -3.0 | _ | V <sub>DD</sub> -13.5 | Y | 12 | Note 4) Input/Output structure except LCD driver are shown below: E Terminal RS.R/W Terminals # Input/Output Terminal Structure DBo to DB7 Terminals OSC - Note 5) $R_{COM}$ and $R_{SEG}$ are the resistance values between power supply terminals ( $V_{DD}$ , $V_1$ , $V_4$ , $V_5$ ) and each common terminal ( $COM_1$ to $COM_{16}$ ), and supply voltage ( $V_{DD}$ , $V_2$ , $V_3$ , $V_5$ ) and each segment terminals ( $SEG_1$ to $SEG_{40}$ ) respectively, and measured when the current ld is flown on every common and segment terminals at a same time. - Note 6) Except pull-up resistance current and output driver current. - Note 7) Except Input/output current. - Note 8) Apply to external oscillation mode. - Note 9) Apply to internal CR oscillation using a oscillation resistance Rf As the oscillating frequency is affected by the stray capacitance of the terminals OSC<sub>1</sub> and OSC<sub>2</sub>, shorter connection length of these terminals are required. NOte 10) Apply to external ceramic resonator oscillation. Ceramic resonator specification example. Rf = $1M\Omega \pm 10\%$ $C_1 = 680 pF$ $C_2 = 680 pF$ $Rd = 3.3k\Omega$ As this circuit example mentioned only for standard application, it can not guaranty the characteristics of oscillation. Note 12) Mentioned condition of V<sub>1</sub> and V<sub>5</sub> do not guarantee the right operation of this LSI. Right LCD driving voltage is specified in "Electrical Characteristics" ## · Bus timing characteristics Write operation ( Write from MPU to NJU6468 ) $(V_{DD} = 5.0V \pm 10\%, V_{SS} = 0V, Ta = -20 \sim +75\%)$ | PARAMETER | SYMBOL | MIN | MAX | CONDITION | UNIT | |-----------------------------|-----------------|-----|-----|-----------|------| | Enable Cycle Time | tcyce | 500 | - | | | | Enable Pulse Width "High" I | evel Pwen | 220 | _ | | | | Enable Rise Time, Fall Time | ter, ter | | 30 | | | | Set up Time RS, R/W, | E tas | 40 | | fig.1 | ns | | Address Hold Time | t <sub>AH</sub> | 10 | _ | | | | Data Set up Time | tosw | 60 | _ | | | | Data Hold Time | tн | 20 | _ | | | Write operation ( Write from MPU to NJU6468 ) $(V_{DD} = 3.0V \pm 10\%, V_{SS} = 0V, Ta = -20 \sim +75\%)$ | PARAMET | E R | SYMBOL | MIN | MAX | CONDITION | UNIT | |---------------------|--------------|----------|-----|----------|-----------|---------| | Enable Cycle Time | | toyce | 1.4 | <b>—</b> | | us | | Enable Pulse Width | "High" level | Pwen | 500 | _ | | | | Enable Rise Time, F | all Time | ter, ter | _ | 20 | | | | Set up Time | RS, R/W, E | tas | 70 | _ | fig.1 | ns | | Address Hold Time | | tah | 10 | _ | | | | Data Set up Time | | tosw | 140 | _ | | | | Data Hold Time | | tн | 20 | _ | | <u></u> | Timing Characteristics (Write operation) fig. 1 The timing characteristics of the bus write operating sequence. (Write from MPU to NJU6468) 4 Read operation ( Read from NJU6468 to MPU ) $(V_{DD} = 5.0V \pm 10\%, V_{SS} = 0V, Ta = -20 \sim +75\%)$ | PARAMETE | R | SYMBOL | MIN | MAX | CONDITION | UNIT | |----------------------|--------------|-----------------|-----|-----|-----------|------| | Enable Cycle Time | | t cyce | 500 | _ | | | | Enable Pulse Width | "High" level | Pwen | 220 | _ | 1 | | | Enable Rise Time, Fa | II Time | ter, ter | _ | 30 | 1 | | | Set up Time | RS, R/W, E | tas | 40 | _ | fig.2 | ns | | Address Hold Time | | t <sub>AH</sub> | 10 | _ | 1 | 1 | | Data Delay Time | todr | - | 120 | | | | | Data Hold Time | | tohr | 20 | _ | | | Read operation ( Read from NJU6468 to MPU ) $(V_{DD} = 3.0V \pm 10\%, V_{SS} = 0V, Ta = -20 \sim +75$ °C) | PARAMETE | R | SYMBOL | MIN | MAX | CONDITION | UNIT | |----------------------|--------------|-----------------|-----|-----|-----------|------| | Enable Cycle Time | | <b>t</b> cyce | 1.4 | - | | us | | Enable Pulse Width ' | "High" level | Pwen | 500 | T - | 1 | | | Enable Rise Time, Fa | II Time | ter, ter | _ | 20 | 1 | | | Set up Time | RS, R/W, E | tas | 70 | | fig.2 | ns | | Address Hold Time | | t <sub>AH</sub> | 10 | | ] | | | Data Delay Time | | todr | _ | 600 | | | | Data Hold Time | | <b>t</b> DHR | 20 | _ | | | Timing Characteristics (Read operation) fig. 2 The timing characteristics of the bus read operating sequence. (Read from NJU6468 to MPU) # · Segment extension Timing Characteristics $(V_{DD} = 5.0V \pm 10\%, V_{SS} = 0V, Ta = -20 \sim +75\%)$ | PARAMETER | | SYMBOL | MIN | MAX | CONDITION | UNIT | |----------------------------|--------------|------------------|-------|----------|-----------|------| | Clock Pulse Width | "High" level | t <sub>CWH</sub> | 800 | _ | | | | | "Low" level | PcwL | 800 | _ | | | | Clock Set up Time | | tcsv | 500 | <b>_</b> | fig.3 | ns | | Data Set up Time | | tsu | 300 | | | | | Data Hold Time | | t <sub>DH</sub> | 300 | _ | | | | M Delay Time | | t <sub>DM</sub> | -1000 | 1000 | | | | Clock rise Time, Fall Time | | tct | _ | 100 | | | # · Segment extension Timing Characteristics $(V_{DD} = 3.0V \pm 10\%, V_{SS} = 0V, Ta = -20 \sim +75\%)$ | PARAMETER | | SYMBOL | MIN | MAX | CONDITION | UNIT | |----------------------------|--------------|--------|-------|------|-----------|------| | Clock Pulse Width | "High" level | t cwn | 800 | | | | | | "Low" level | Pcwl | 800 | _ | | 1 | | Clock Set up Time | | tcsv | 500 | _ | fig.3 | ns | | Data Set up Time | | tsu | 300 | - | | | | Data Hold Time | | tон | 300 | _ | | | | M Delay Time | | tом | -1000 | 1000 | | | | Clock rise Time, Fall Time | | tot | _ | 100 | | | Interface signals with extension driver NJU6407C/07CR fig.3 ## DBo to DB7 load circuit Segment extension signal load circuit • Power Supply Condition when using the internal initialization circuit ( $V_{\rm DD}=5.0V\pm10\%,\ V_{SS}=0V,\ Ta=-20\sim+75$ °C) | PARAMETER | SYMBOL | MIN | MAX | CONDITION | UNIT | |------------------------|--------|-----|-----|-----------|------| | Power Supply Rise Time | tree | 0.1 | 10 | | ms | | Power Supply OFF Time | toff | 1 | - | 1 - | | • Power Supply Condition when using the internal initialization circuit ( $V_{\rm DD}$ = 3.0V±10%, $V_{\rm SS}$ = 0V, Ta = -20 $\sim$ +75°C) | PARAMETER | SYMBOL | MIN | MAX | CONDITION | UNIT | |------------------------|--------|-----|-----|-----------|------| | Power Supply Rise Time | tree | 0.1 | 5 | | | | Power Supply OFF Time | toff | 1 | _ | | ms | Since the internal initialization circuits will not operate normally unless the above conditions are met, in such a case initialize by instruction. (Refer to initialization by the instruction) toff specifies the power off time in a short period off or cyclical on/off. # ■ LCD DRIVING WAVE FORM # 1/8 Duty Driving # ■ LCD DRIVING WAVE FORM # 1/11 Duty Driving 5 ## ■ LCD DRIVING WAVE FORM # 1/16 Duty Driving ## **APPLICATION CIRCUITS** #### (1) Interface with LCD Panel ## (1-1) Character and Number of Display Line The NJU6468 can display both of $5 \times 7$ dots font with cursor and $5 \times 10$ dots font with cursor. The number of display line is up to two lines for $5 \times 7$ dots font and one line for $5 \times 10$ dots font. Therefore, the common line must be of the following 3 types according to the line number and font combination. | Line Number | Character Font | Common Line | Duty Ratio | |-------------|-----------------------|-------------|------------| | 1 | 5 x 7 dots + Cursor | 8 | 1/8 | | 1 | 5. x 10 dots + Cursor | 11 | 1/11 | | 2 | 5 x 7 dots + Cursor | 16 | 1/16 | Display line number and character font can be selected by the user programing (refer Table 4.). ## (1-2) Connection between NJU6468 and LCD panel (a) 5x7 Dot 8-character 1-line example (1/4 bias.1/8 duty) (c) 5x7 Dot 8-character 2-line example (1/5 bias,1/16 duty) One NJU6468 can drives up to 8 characters for one line and up to 16 characters for two lines because of 1 character is driven by 5 segment lines. Unused common terminals mentioned in the above example (a) and (b) always output non-select signals. If the LCD panel has unused column electrode, following connection can avoid bad influence of cross-talk etc. occurred by floating condition. (1-3) Other matrix LCD panel connection example Following 16-character 1-line and 4-character 2-line displays are also available. (a) 5x7 16-character 1-line example (1/5 bias, 1/16 duty) (b) 5x7 4-character 2-line example (1/4 bias, 1/8 duty) ## (2) Connection with extension driver NJU6407C/07CR example The NJU6468 can extend its display capacity by connecting NJU6407C/07CR as extension Driver. In this application, the NJU6407C/07CR is used as a segment driver. The control signal $CL_1$ , $CL_2$ , M and D for NJU6407C/07CR are supplied from the NJU6468 and power source is common with NJU6468. The maximum connecting unit number of NJU6407C/07CR is up to 9 for one line display (duty ratio 1/8 or 1/11) and up to 4 for 2 lines display (duty ratio 1/16). The maximum display capacity is limited to 80 characters which is the maximum memory capacity of NJU6468. 1-line display, 2-line display, $5 \times 7$ dots font and $5 \times 10$ dots font application require same connections shown below. # (3) 8-bit MPU interface example (Full application circuits) \* 280® is trade mark of Zilog Inc.