#### CMOS 4-BIT MICROCONTROLLER # TMP47C423ADF The 47C423A is a high speed and high performance 4-bit single chip microcomputer with LCD driver, High Speed Event Counter and Pulse output circuit based on the TLCS-47 series. | PART No. | ROM | RAM | PACKAGE | |--------------|--------------|-------------|--------------------| | TMP47C423ADF | 4096 × 8-bit | 256 × 4-bit | QFP64-P-1420-1.00A | ## **FEATURES** ◆4-bit single chip microcomputer lacktriangle Instruction execution time : 1.9 $\mu$ s (at 4.2 MHz) ♦89 basic instructions Table look-up instrucitons ◆Subroutine nesting: 15 levels max. ♦6 interrupt sources (External: 2, Internal: 4) All sources have independent latches each, and multiple interrupt control is available. ◆I/O port (28 pins) Input 2 ports 5 pins I/O 6 ports 23 pins ◆Interval Timer ◆Two 12-bit Timer / Counters Timer, event counter, and pulse width measurement mode - ◆16 bit High Speed Event Counter - ◆Serial Interface with 4-bit buffer External/Internal colck, and leading / training edge shift mode - **♦LCD** driver - LCD direct drive is available (Max.12-digit dlsplay at 1/4 duty LCD) - 1/4, 1/3, 1/2 duties or static drive programmably selectable. - **♦**Pulse Output Output frequency select - ♦ High current output ports - Sink current (typ. 20 mA x 2 bit) - Source current (typ. 20 mA x 2 bit) - ♦ Hold function Battery / Capacitor back-up ◆Real Time Emulator: BM47219A # **PIN ASSIGNMENT (TOP VIEW)** # **PIN FUNCTION** | PIN NAME | Input / Output | FUNCTIONS | | | | | | |---------------|----------------|-----------------------------------------------------------------|----------------------------------|--|--|--|--| | K03 to K00 | Input | 4-bit input port | | | | | | | R43 to R41 | 1/0 | 4-bit I/O port with latch. | | | | | | | R40 (PULSE) | I/O (Output) | When using as pluse output, the latch must be set to "1". | Pulse output | | | | | | R53 to R50 | 1/0 | 4-bit I/O port with latch. | | | | | | | R63 to R60 | 1/0 | When using as input port, the latch must be set to | ) "1". | | | | | | R73 (ECIN) | I/O (Input) | 4-bit I/O port with latch. When using High speed event/counter, | High Speed Event Contor Input | | | | | | R72 to R70 | 1/0 | the latch must be set to "1". | | | | | | | R83 (T1) | | 4-bit I/O port with latch. | Timer / Counter 1 external input | | | | | | R82 (INT1) | I/O (Input) | When used as input port, external interrupt | External interrupt 1 input | | | | | | R81 (T2) | 70 (input) | input pin, or timer/counter external input | Timer / Counter 2 external input | | | | | | R80 (INT2) | | pin, the latch must be set to "1". | External interrupt 2 input | | | | | | R92 (SCK) | I/O (I /O) | 3-bit I/O port with latch. | Serial clock I/O | | | | | | R91 (SO) | I/O (Output) | When used as input port or serial port, | Serial data output | | | | | | R90 (SI) | I/O (Input) | the latch must be set to "1". | Serial data input | | | | | | SEG23 to SEG0 | Output | LCD Segment drive output | | | | | | | COM4-COM1 | Catput | LCD Common drive output | | | | | | | XIN | Input | Resonator connecting pin. | | | | | | | XOUT | Output | For inputting external clock, XIN is used and XOU | T is opened. | | | | | | RESET | Input | Reset signal input | | | | | | | HOLD (KEO) | Input (Input) | Hold request / release signal input | Sense input | | | | | | TEST | Input | Test pin for out-going test. Be opened or fixed to | low level. | | | | | | VDD | | +5 V | | | | | | | VSS | Power supply | 0 V (GND) | | | | | | | VLC | | LCD drive power supply | | | | | | #### **OPERATIONAL DESCRIPTION** Concerning the 47C423A the configuration and functions of hardwars are described. As the description has been provided with priority on those parts deffering from the 47C400B, thehnical data sheets for the 47C400B shall also be referred to. #### 1. SYSTEM CONFIGURATION ♦ INTERNAL CPU FUNCTION They are the same as those of the 47C 400B - PERIPHERAL HARDWARE FUNCTION - ① I/O Ports - 2 Interval Timer - 3 Timer / Counter - 4 High Speed Event counter - © Pulse output - 6 LCD Driver - Serial Interface The description has been provided with priority on functions (① and ③ to ⑥) added to and changed from the 47C400B. ## 2. PERIPHERAL HARDWARE FUNCTION ## 2.1 **I/O Ports** The 47C423A has 8 I/O ports (28 pins) each as fllows: ① K0 ; 4-bit input ② R4 ; 4-bit input/output (R40 pin is shared with pulse output) 3 R5, R6 ; 4-bit input/output ④ R7; 4-bit input/output (R73 pin is shared with pulse output) © R8; 4-bit input/output (Shared with external interrupt input and timer/counter input) 6 R9; 3-bit input/output (Shared with serial port) The input (Shared with hold request/release signal input) As the description has been provided with priority on ports (②, ④ and ⑥) changed from 47C400B. Futher, 47C423A has not P1, P2 port, Therefore, the instruction [OUTB @ HL] and 5bit to 8bit data conversion table cannot be used. Table 2-1, lists the port address asignment and the I/O instruction that can access the port. Table 2-1. Port Address Assigments and Available I/O Insruction | | | | | | | | | ÷ | | |-----------------|---------------------------|----------------------------------|------------------------|--------------------------|------------|----------------------------|------------------------|--------------------------|-----------------------------| | Port | | Port | | | Input/ | Input / output instruction | tion | - | | | Address<br>(**) | Input (IP**) | Output (OP**) | IN %p, A<br>IN %p, @HL | OUT A, %p<br>OUT @HL, %p | OUT #k, %p | OUTB @HL | SET %p, b<br>CLR %p, b | TEST %p, b<br>TESTP %p,b | SET @L<br>CLR @L<br>TEST @L | | <sup>н</sup> 00 | K0 input port | | 0 | - | . 1 | 1 | 1 | 0 | ı | | 01 | | | I | ı | ı | ı | I | ı | ı | | 05 | | | ı | I | ı | ı | İ | I | ı | | 03 | | | ı | ı | ı | ı | ı | 1 | ı | | 04 | R4 input port | R4 output port | 0 | 0 | 0 | ı | 0 | 0 | 0 | | 02 | R5 input port | R5 output port | 0 | 0 | 0 | ı | 0 | 0 | 0 | | 90 | | R6 output port | 0 | 0 | 0 | ı | 0 | 0 | 0 | | 07 | R7 input port (HEC input) | R7 output port | 0 | 0 | 0 | I | 0 | 0 | 0 | | 80 | | R8 output port | 0 | 0 | 0 | ı | 0 | 0 | ı | | 60 | R9 input port (Note 2) | R9 output port | 0 | 0 | 0 | ı | 0 | 0 | ı | | 8 | | HEC1 Ta Setting register | ı | 0 | 0 | I | ĺ | 1 | Í | | 8 | | HEC2 Tb Setting resister | ı | 0 | 0 | 1 | ĺ | ı | ı | | 8 | HEC Low data input | - | 0 | ı | ı | ı | Ì | ı | ı | | O <sub>O</sub> | HEC High data input | ! | 0 | ı | ı | ı | I | ı | ı | | OE | SIO, hold status | | 0 | ĺ | ı | ı | Ì | 0 | 1 | | 0F | Serial receive buffer | Serial tansmit buffer | 0 | 0 | 0 | _ | I | ı | 1 | | 10 <sub>H</sub> | Undefined | Hold operating mode control | ı | 0 | 1 | . 1 | 1 | 1 | 1 | | 11 | Undefined | | ı | ı | ı | 1 | I | I | ı | | 12 | Undefined | | I | ı | ı | ı | Ì | ı | ı | | 13 | Undefined | | ı | ı | ı | ı | Ĵ | ı | ı | | 14 | Undefined | 1 | ı | ı | ı | ı | I | ı | ı | | 15 | Undefined | 1 | ı | ı | ı | ı | I | 1 | ı | | 16 | Undefined | | ı | Í | ı | 1 | Í | 1 | 1 | | 17 | Undefined | HEC Control | ı | 0 | ı | ı | I | 1 | ı | | 18 | Undefined | Pulse output control | ı | 0 | ı | 1 | Ì | ı | ı | | 19 | Undefined | Interval Timer interrupt control | ı | 0 | ı | 1 | Ì | ı | ı | | 4 | Undefined | LCD driver control 1 | ı | 0 | ı | 1 | Ì | ı | ı | | 18 | Undefined | LCD driver control 2 | ı | 0 | ı | ı | Ì | ı | ı | | 5 | Undefined | Timer/Counter 1 control | ı | 0 | ı | ı | I | ı | ı | | ₽ | Undefined | Timer/Counter 2 control | ı | 0 | ı | ı | Ì | ı | ı | | 16 | Undefined | 1 | ı | ı | ı | ı | I | ı | ı | | Ë | Undefined | Serial Interface control | I | 0 | I . | 1, | I | I | I | Note 1. "——" means the reserved state. Unavailable for the user programs. Note 2. Bits 3 of IP09 is used for a status register of the High Speed Event/Counter (HEC). ## (1) Port R4 (R43 to R40), Port R7 (R73 to R70) The 4-bit I/O ports with a latch. When used as an input port, the latch showld be set to "1". The latch is initialized to "1" during reset. R40 pin is shared by pulse output pin. To use this pin for the furctional pin, the latch must be set to "1". R73 pin is shared by High speed event input pin. To use this pin for the furctional pin, the latch must be set to "1". To use it for an oridinary I/O pin, the acceptance of pulse output must be disabled. Figure 2-1. Port R4, R7 ## (2) Port R9 (R92 to R90) The 3-bit I/O port with a latch. That pin R93 does not exist. R93 input port is used for a status register of the High Speed Event / Counter. In detail a chapter of High Speed Event/Counter shall also be referred to. All else is the same as for the 47C400B. # 2.2 Timer Counter (TC1, TC2) The timer / counter of 47C423A is similar to that of the 47C400B except for the following point. The maximum frequency applied to the external input pin under the event counter mode is dependent upon the operating state of the LCD drive circuit. Table 2-2. The maximum frequency applied to external input pin under the event counter mode. | On and the State of | | Maximum freque | ency applied [Hz] | | |-----------------------------------|-----------|----------------|-------------------|-----------| | Operating State of the LCD driver | 1-channel | operation | 2-channel | operation | | | TC1 | TC2 | TC1 | TC2 | | At time of blanking operation | fc/ | 32 | fc/32 | fc/40 | | When LCD display is enabled | fc/ | 64 | fc/ | 72 | Note fc; Basic clock frequency ## 2.3 High Speed Event/Counter (HEC) The 47C423A has a 16-bit high-speed event counter (HEC) which can be used for ECIN pin input frequency measurement. HEC counts the falling edge of input pulses while the window gate pulse is at "H" level and interrupt requests (ECNT) are generated when the window gate pulse falls. The window gate pulse cycle is set by command. The ECIN pin is also used as the R73 pin. When used as the ECIN pin, the R73 output latch is set to "1". ## 2.3.1 Configuration of HEC circuit Figure 2-2. Configuration of High Speed Event / Counter #### 2.3.2 Control of HEC HEC is controlled by the command register (OP17). External interrupt 2 is used as the interrupt source. The INT2 interrupt request is selected during reset, so ECNT interrupt is requested by command. Interrupt priority is the same as for external interrupt 2. Figure 2-3. HEC Control Command Resister HEC Operation status register (port address IP09) (port address IP09) Figure 2-4. HEC Operation status register ## 2.3.3 HEC Operation HEC counts input frequency only during the intervals that the window gate pulse is at "H" level when EHEC (command register bit3) is "1". The window gate pulse can be set to 256 different cyclse using port addresses OPOA and OPOB. #### (1) Window gate pulse setting The window gate pulse (ECNT) consists of a count time (Ta) and non-count time (Tb), each of which can be set independently using OPOA and OPOB. Thus, one cycle is Ta + Tb. The Ta and Tb setting times are as follows. $$(16-n) \times 2^{13}/fc$$ [s] $(n = 0 \text{ to } 15)$ Table 2-3 shows the setting times when fc = 4.194304 MHz ECNT can be generated at the next rise edge of interval timer output ( $fc/2^{13}$ [Hz] by setting EHEC = 1. Example: Generating ECNT with a cycle of approximately 29ms and a duty ratio of 3:2. OUT #07H, %0P0A; Set Ta to 17.58 ms OUT #0AH, %0P0B; Set Tb to 11.72 ms LD A, #0FH OUT A, % OP17; Enables ECNT generation Table 2-3. Setting of Ta, Tb | Setting<br>value | Setting time | Setting<br>value | Setting time | |------------------|--------------|------------------|--------------| | 0 | 31.25 ms | 8 | 15.63 ms | | 1 | 29.30 ms | 9 | 13.67 ms | | 2 | 27.34 ms | Α | 11.72 ms | | 3 | 25.39 ms | В | 9.77 ms | | 4 | 23.44 ms | С | 7.81 ms | | 5 | 21.48 ms | D | 5.86 ms | | 6 | 19.53 ms | E | 3.91 ms | | 7 | 17.58 ms | F | 1.95 ms | ## (2) Count operation Counting is enabled by setting EHEC to "1". Counting is stopped by clearing EHEC to "0" but the binary count values are held. An INT2 interrupt is issued at the fall edge of the window gate pulse when SINT(command register bit 0) is set to "1". Normally, binary counter date are read, the counter cleared and the next count operation started by the interrupt service routine. The binary counter is cleared with CHEC (command register bit2). EHEC and the binary counter are cleared during hold operation. The window gate pulse (ECNT) status can be monitored using the status register. "1" is read out at "H" level (during counting). Figure 2-5 shows the HEC operation timing. Figure 2-5. HEC Operation Timing #### (3) Reading of count data Binary counter data are read out by port addresses IPOC and IPOD. At that time, a total of 16 bits of data is read out by reading 4 bits at a time in accordance with the LRO (L register bit 0) value. Table 2-4 shows the relationship between port address LRO and count data. | Port address | LR <sub>0</sub> | Reading bit of HEC | |--------------|-----------------|--------------------| | | 0 | HEC3 to HEC0 | | IPOC | 1 | HEC7 to HEC4 | | IDOD | 0 | HEC11 to HEC8 | | IPOD | 1 | HEC15 to HEC12 | Table 2-4. The relation ship between port address LR0 or count data ## 2.4 Pulse output circuit The 47C423A has a built-in one-channel pulse output to use in driving, for example, a buzzer. Eight different pulse output frequencies can be selected by command. Pulses are output from the PULSE pin. The PULSE pin is also used as the R40 pin. When used as the PULSE pin, the R40 output latch is set to "1". ## 2.4.1 Configuration of pulse output circuit Figure 2-6. Pulse output circuit ## 2.4.2 Control of pulse output circuit The pulse output circuit is controlled by the command register (OP18). Pulses are output by setting EPULS to "1". Pulse output is disabled (by clearing OP18 to "0") during hold operation. Figure 2-7. Pulse output command resister #### 2.5 LCD Driver The 47C423A has the built-in circuit that directly drives the liquid crystal display (LCD) and its control circuit. The 47C423A has the following connecting pins with LCD. - ① Segment output port 24pins (SEG23-SEG0) - ② Common output port 4pins (COM4-COM1) In addition, VLC pins is provided as the drive power pin. The devices that can be directly driven is selectable from LCD of following drive methods. 1/4 DUTY (1/3 Bias) LCD 2 1/3 DUTY (1/3 Bias) LCD 3 1/2 DUTY (1/2 Bias) LCD 4 Static LCD MAX. 96 segments (8 segments x 12 disits) MAX. 72 segments (8 segments x 9 disits) MAX. 48 segments (8 segments x 6 disits) MAX. 24 segments (8 segments x 3 disits) # 2.5.1 Configuration of LCD driver Figure 2-9. shows the configuration of the LCD driver. Figue 2-8. Configuration of LCD driver ## 2.5.2 Control of LCD driver The LCD driver is controlled by the command register 1, 2 (OP1A, OP1B) Futher, when the command resister 1 is accessed, the most significant bit of the command register 2 must be set to "0" (Blanking or Designation of driving methods). Figure 2-9. LCD driver control command register ## (1) Driving methods of LCD driver 4 kinds of driving methods can be selected by DTY (bits 1 and 0 of command register). Figure 2-11 shows driving waveforms for LCD. Figute 2-10. LCD drive waveform (Voltage COM-SEG) ## (2) Frame frequency Frame frequency is set according to the drive method and base frequency as shown in the following table 2-5. It is possible to select base frequency (either one of 2 kind frequencies obtained from the driver) by SLF (bit 0 of command register 1). | Rase Frame | | Frame Frequ | iency [Hz] | | |------------------------------|------------------------------|---------------------------------------|---------------------------------------|-----------------------| | frequency [Hz] | 1 / 4 Duty | 1 / 3 Duty | 1 / 2 Duty | Static | | <u>fc</u><br>2 <sup>15</sup> | <u>fc</u><br>2 <sup>15</sup> | $\frac{4}{3} \cdot \frac{fc}{2^{15}}$ | $\frac{4}{2} \cdot \frac{fc}{2^{15}}$ | fc<br>2 <sup>15</sup> | | At fc = 4.19 MHz | 128 | 171 | 256 | 128 | | <u>fc</u><br>2 <sup>14</sup> | <u>fc</u><br>2 <sup>14</sup> | 4/3 · fc/214 | 4 · fc 214 | <u>fc</u><br>214 | | At fc = 2.1 MHz | 128 | 171 | 256 | 128 | Table 2-5. Setting of LCD frame frequency Note. fc; Basic clock frequency [Hz] ## (3) LCD drive voltage The LCD drive voltage ( $V_{LCD}$ ) is given by the difference in potential ( $V_{DD}$ -VLC) befween pins VDD and VLC. Therefore, when the CPU operating voltage and LCD drive voltage are the same, the VLC pin is connected to the VSS pin. The LCD light only when the difference in potential between the segment output and common output is $\pm V_{LCD}$ , and turn off at all other times. During reset, the power switch of the LCD driver is turned off automatically, shutting off the VLC voltage. Both the segment output and common output become VDD level at this time and the LCD turn off. The power switch is turned on to supply VLC voltage to the LCD driver by setting EDSP (bits 2 and 3 of the command register 2) to " $11_B$ ". After that, the power switch will not turn off even during blanking (setting EDSP to " $01_B$ ") and the VLC voltage continues to flow. The power switch is turned off during hold operation low power consumption by turning off the LCD. When hold operation is released, the status in effect immediately before the hold operation is reinstated. # 2.5.3 LCD Display Operation # (1) Display data setting Display data are stored to the display data area (Max. 24 words) in the data memory. The display data area is set using DBA (bits 1 to 3 of command register 1). During reset, the display data area is set to addresses 80-97<sub>H</sub>. The display data stored to the display data area are read automatically and sent to the LCD driver by the hardware. The LCD driver generates the segment signals and common signals in accordance with the display data and drive method. Therefore, display patterns can be changed by only overwriting the contents of the display data area with a program. The table look-up instruction is mainly used for this overwriting. Figure 2-11 shows the correspondence between the display data area and the SEG/COM pins. The LCD light when the display data is "1" and turn off when "0". The number of segment which can be driven differs depending on the LCD drive method, therefore, the number of display data area bits used to store the data also differs. (Refer to Table 2-6) Consequently, data memory not used to store display data and data memory for which the addresses are not connected to LCD can be used to store ordinary user's processing data. Figure 2-11. The corresponndence between the display data area and the SEG/COM pins. Table 2-6. The data memory bits that are used for driving method and storing display data. | Driving methods | bit3 | bit2 | bit1 | bit0 | |-----------------|------|------|------|------| | 1 / 4 Duty | сом4 | COM3 | СОМ2 | COM1 | | 1 / 3 Duty | 1 | сомз | COM2 | COM1 | | 1 / 2 Duty | 1 | _ | COM2 | COM1 | | Static | _ | _ | - | COM1 | Note. -; The data memory bits that are not used for storing display data. ## (2) Transfer of display data The display data stored to the display data area are automatically transferred to the LCD driver. The processing is performed in the following sequence. - ① The LCD driver issues a display data send request to the CPU. - ② When the instruction (or timer/counter processing, interrupt receive processing) currently being executed is completed, the CPU reads out the data for one cycle and sends it to the LCD driver. The data sending cycle is generated when the VLC voltage is being applied to the LCD driver. That is, after reset is canceled, it is not generated until EDSP is set to "11B". Table 2-7 shows the data sending cycle generation frequency. when LCD display is enabled, the virtual instruction execution speed drops. For example, when SLF = 0 and using 1/4 duty drive, this would be 2.05 $\mu$ s for an instruction execution speed of 2 $\mu$ s. | SLF | Driving method | Frequency of data sending cycle insertion | |-----|---------------------|-------------------------------------------| | 0 | Static drive | 24 times in 4,096 instruction cycles. | | | Except static drive | 24 times in 1,024 instruction cycles. | | 1 | Static drive | 24 times in 2,048 instruction cycles. | | ' | Except static drive | 24 times in 512 instruction cycles. | Table 2-7. Frequency of data sending cycle insertion. ## (3) Blanking Blanking is applied by setting EDSP to "01B" and turns off the LCD by outputting the non light operation level to the COM pin. The SEG pin continuously outputs the signal level in accordance with the display data and drive method. With static drive, no voltage is applied between the COM and SEG pins when the LCD is turned off by data (display data cleared to "0"), but the COM pin output becomes constant at the V<sub>LCD</sub>/2 level when turning off the LCD by blanking, so the COM and SEG pins are then driven by $V_{\rm LCD}/2$ . #### 2.5.4 Control methods of LCD driver #### (1) Initial Setting Flow chart of intial setting is shown Figure 2-13. Example: When operating the 47C423A with 1/4 duty LCDs using a frame frequency of fc/215 [Hz] (display data area at addresses 80-97<sub>H</sub>). LD A,#0000B; Set the 1/4 duty drive OUT A,%OP1B LD A, #1000B; Setting of base frequency, display area in the data memory. OUT A,%0P1A : ; Setting of clear or intial value of display area in the memory. : A, #1100B; Display enable (Release of branking) LD OUT A,%OP1B Figure 2-12. Initial set of LCD driver ## (2) Store of display data Normally, display data are kept permanently in the program memory and are then stored to the display data area by the table look-up instruction. In relation to examples of drive output, the technical data sheets for the 47C221A/421A shall also be refferd to. This can be explained using numerical display with 1/4 duty LCD as an example. The COM and SEG connections to the LCD are shown in Figure 2-13 and the display data are shown in Table 2-8. Programming example for displaying numerals corresponding to BCD data stored at address 10<sub>H</sub> in the data memory is shown below. The display data area is at addresses 20<sub>H</sub> and 21<sub>H</sub>. Figure 2-13. Example of COM and SEG connections Table 2-8. Example of display data (1/4 Duty LCD) | Numana | Disalan | Displa | y data | Normanal | Diaglass | Displa | y data | |---------|-----------------------------------------|--------|--------|----------|-----------------------------------------|--------|--------| | Numeral | Display | Upper | Lower | Numeral | Display | Upper | Lower | | 0 | | 1101 | 1111 | 5 | | 1011 | 0101 | | 1 | ************************************** | 0000 | 0110 | 6 | | 1111 | 0101 | | 2 | | 1110 | 0011 | 7 | *************************************** | 0001 | 0111 | | 3 | | 1010 | 0111 | 8 | | 1111 | 0111 | | 4 | *************************************** | 0011 | 0110 | 9 | | 1011 | 0111 | Table 2-9 shows the same numerical display used in Table 2-8, but using 1/2 duty LCD. The connections of the COM and SEG pins to the LCD are shown in Figure 2-14. Figure 2-14. Example of COM and SEG connections Table 2-9. Example of display data (1/2 Duty LCD) | Numeral | | Displa | y data | | Numeral | | Displa | y data | | |------------|------|--------|--------|------|---------|------|--------|--------|------| | - Trainera | Upp | er | Lo | wer | | Upp | er | Lo | ower | | 0 | **01 | **11 | **01 | **11 | 5 | **11 | **10 | **01 | **01 | | 1 | **00 | **10 | **00 | **10 | 6 | **11 | **11 | **01 | **01 | | 2 | **10 | **10 | **01 | **11 | 7 | **01 | **10 | **00 | **11 | | 3 | **10 | **01 | **01 | **11 | 8 | **11 | **11 | **01 | **11 | | 4 | **11 | **10 | **00 | **10 | 9 | **11 | **10 | **01 | **11 | Note. \*; don't care # **Input / Output Circuitry** - (1) Control pins Input / Output circuitries of the 47C423A control pins are similar to the 47C400B. - (2) I/O Ports The input/output circuitries of the 47C423A I/O port are shown below, any one of the circuitries can be shown by a code (GA to GF) as mask option. | Port | 1/0 | i | nput/output Ci | rcuitry (Code) | | | |------------|-------|---------------------------|-------------------|----------------|-------------------|-----------------------------------------------------------------------------------------------------| | | | GA, GD | GB, | | GC, GF | | | К0 | Input | | R <sub>IN</sub> W | | R <sub>IN</sub> R | pull-up / pull-down resistor $R_{IN} = 70 \text{ k}\Omega$ (typ.) $R = 1 \text{ k}\Omega$ (typ.) | | R40<br>R41 | 1/0 | | | ₹<br>R | | Sink open drain output Initial "Hi-Z" High current I <sub>OL</sub> = 20 mA (typ.) R = 1 kΩ (typ.) | | R42<br>R43 | I/O | | -> | oVDD<br>→<br>R | | Source open drain output Initial "Hi-Z" High current $I_{OH}=-20$ mA (typ.) $R=1$ k $\Omega$ (typ.) | | R5<br>R6 | 1/0 | GA, GB, GC Initial "Hi-Z" | R<br>W | Initial "High | GD, GE, GF | Sink open drain or push-pull output $R=1~k\Omega~(typ.)$ | | R7 | I/O | | | F R | | Sink open drain<br>output<br>Initial "Hi-Z"<br>R = 1 kΩ (typ.) | | R8<br>R9 | 1/0 | | —>>- <br> | <b>₹</b> | ] | Sink open drain output Initial "Hi-Z" Hysteresis input R = 1 kΩ (typ.) | # **ELECTRICAL CHARACTERISTICS** ABSOLUTE MAXIMUM RATINGS $(V_{SS} = 0 \ V)$ | PARAMETER | SYMBOL | PINS | RATING | UNIT | |---------------------------------------------|-------------------|----------------------------|--------------------------------|------| | Supply Voltage | V <sub>DD</sub> | | - 0.5 to 7 | V | | Supply Voltage (LCD drive) | V <sub>LC</sub> | | - 0.5 to V <sub>DD</sub> + 0.5 | ٧ | | Input Voltage | V <sub>IN</sub> | | - 0.5 to V <sub>DD</sub> + 0.5 | V | | Output Voltage | V <sub>OUT1</sub> | Except sink open drain pin | - 0.5 to V <sub>DD</sub> + 0.5 | V | | | Vout2 | Sink open drain pin | - 0.5 to 10 | | | Output Current (Per 1pin) | I <sub>OUT1</sub> | Except port R4 | 3.2 | | | | I <sub>OUT2</sub> | Ports R40,R41 | 30 | mA | | | I <sub>OUT3</sub> | Ports R42,R43 | - 30 | | | Power Dissipation [T <sub>opr</sub> = 70°C] | PD | | 600 | mW | | Soldering Temperture (time) | T <sub>sld</sub> | | 260 (10 s) | °C | | Strorage Temperture | T <sub>stg</sub> | | – 55 to 125 | °C | | Operating Temperature | T <sub>opr</sub> | | - 30 to 70 | °C | **RECOMMENDED OPERATING CONDITIONS** (Vss = 0 V, $T_{opr}$ = -30 to 70 °C) | PARAMETER | SYMBOL | PINS | CONDISIONS | Min. | Max. | UNIT | | |--------------------|------------------|-------------------------|-------------------------|------------------------|------------------------|------|--| | Supply Voltage | V <sub>DD</sub> | | in the Normal<br>mode | 4.5 | 6.0 | V | | | | | | in the Hold mode | 2.0 | 1 | | | | Input High Voltage | V <sub>IH1</sub> | Except Hysteresis Input | | V <sub>DD</sub> × 0.7 | | ٧ | | | | V <sub>IH2</sub> | Hysteresis Input | V <sub>DD</sub> ≧ 4.5 V | V <sub>DD</sub> × 0.75 | $V_{DD}$ | | | | | V <sub>IH3</sub> | | V <sub>DD</sub> <4.5 V | V <sub>DD</sub> × 0.9 | | | | | Input Low Voltage | V <sub>IL1</sub> | Except Hysteresis Input | | | V <sub>DD</sub> × 0.3 | | | | | V <sub>IL2</sub> | Hysteresis Input | V <sub>DD</sub> ≧ 4.5 V | 0 | V <sub>DD</sub> × 0.25 | V | | | | V <sub>IL3</sub> | | V <sub>DD</sub> <4.5 V | | V <sub>DD</sub> × 0.1 | | | | Clock Frequency | fc | | | 0.4 | 4.2 | MHz | | Note1. Input Voltage $V_{IH3}$ , $V_{IL3}$ in the HOLD mode. Note2. $fc: 1MH_Z$ is recommended as minimum frequency when SLF = 1. And $2MH_Z$ is when SLF = 0 D.C. CHARACTERISTICS $(V_{SS} = 0 \text{ V}, T_{opr} = -30 \text{ to } 70 \text{ °C})$ | PARAMETER | SYMBOL | PINS | CONDITIONS | Min. | Тур. | Max. | UNIT | |----------------------------------------|-------------------|------------------------------------|---------------------------------------------------------------------------------------------|------|------|--------------------------------------------------------------|-------| | Hysteresis Voltage | V <sub>HS</sub> | Hysteresis Input | | _ | 0.7 | _ | V | | Input Current | I <sub>IN1</sub> | Port K0, TEST, RESET, HOLD | V <sub>DD</sub> = 5.5 V, | _ | _ | Max. - ±2 -2 150 450 2 - 0.4 - - 4.2 3.7 3.2 6 | μΑ | | Input Low Current | I <sub>IN2</sub> | Open drain R port Push-pull R port | $V_{IN} = 5.5 \text{ V } / 0 \text{ V}$<br>$V_{DD} = 5.5 \text{ V}, V_{IN} = 0.4 \text{ V}$ | _ | _ | <b>–</b> 2 | mA | | | R <sub>IN1</sub> | Port K0 with pull-up/pull-down | | 30 | 70 | 150 | | | Input Registance | R <sub>IN2</sub> | RESET | | 100 | 220 | 450 | kΩ | | Output Leakage<br>Current | I <sub>LO</sub> | Open drain port R | V <sub>DD</sub> = 5.5 V, V <sub>OUT</sub> = 5.5 V | _ | _ | 2 | μΑ | | Output High Voltage | V <sub>OH</sub> | Push-pull R port | $V_{DD} = 4.5 \text{ V}, I_{OH} = -200 \mu\text{A}$ | 2.4 | _ | _ | V | | Output Low Voltage | V <sub>OL2</sub> | Except XOUT | V <sub>DD</sub> = 4.5 V, I <sub>OL</sub> = 1.6 mA | _ | _ | 0.4 | V | | Output High Current | I <sub>OH</sub> | Ports R42, R43 | $V_{DD} = 4.5 \text{ V}, V_{OL} = 3.5 \text{ V}$ | - 15 | - 20 | _ | mA | | Output Low Current | l <sub>OL</sub> | Ports R40, R41 | $V_{DD} = 4.5 \text{ V}, V_{OL} = 1.0 \text{ V}$ | 15 | 20 | _ | mA | | Segment Output Low<br>Registance | R <sub>OS1</sub> | SEG pin | | | 10 | | l.o | | Common Output Low Registance | R <sub>OC1</sub> | COM pin | | | 10 | | kΩ | | Segment Output High<br>Resistance | R <sub>OS2</sub> | SEG pin | | | | | | | Common Output High<br>Resistance | R <sub>OC2</sub> | COM pin | $V_{DD} = 5 \text{ V}, V_{DD} - V_{LC} = 3 \text{ V}$ | | 70 | | kΩ | | Segment/Common<br>Output Registance | V <sub>O2/3</sub> | | | 3.8 | 4.0 | 4.2 | | | | V <sub>O1/2</sub> | EG / COM pin | | 3.3 | 3.5 | 3.7 | ] v [ | | | V <sub>O1/3</sub> | | | 2.8 | 3.0 | 3.2 | | | Supply Current<br>(in the Normal mode) | I <sub>DD</sub> | | $V_{DD} = 5.5 \text{ V}, V_{LC} = V_{SS}$<br>fc = 4 MHz | _ | 3 | 6 | mA | | Supply Current<br>(in the HOLD mode) | I <sub>DDH</sub> | | V <sub>DD</sub> = 5.5 V | _ | 0.5 | 10 | μΑ | - Note1. Typ. values show those at $T_{opr} = 25 \,^{\circ}\text{C}$ , $V_{DD} = 5 \,^{\circ}\text{V}$ . - Note2. Input Current IIN1: The current through resistor is not included, when the input resistor (pull-up / pull-down) is contained. - Note3. Output resistance R<sub>OS</sub>, R<sub>OC</sub>: indicates the on resistance during level switching. - Note4. $V_{O2/3}$ : indicates 2/3 level output voltage when driving at 1/4 or 1/3 duty. - $V_{O1/2}$ : indicates 1/2 level output voltage for 1/2 duty or static drive. - $V_{O1/3}$ : indicates 1/3 level output voltage when driving at 1/4 or 1/3 duty. - Note5. Supply Current: $V_{IN} = 5.3 \text{ V} / 0.2 \text{ V}$ . - When K0 port has A built-in input resister, current value in that at time of open. Further voltage level at R port is valind. - Note 6. When using LCD, it is necessary to consider values of $R_{OS1/2}$ and $R_{OC1/2}$ . - Note 7. Times for SEG / COM output resistance switching on : $R_{OS1}$ , $R_{OC1}$ : $2^{3}/fc$ (s) $R_{OS2}$ , $R_{OC2}$ : $1/(n \cdot f_F)$ (1/n: duty, $f_F$ : frame frequency) #### **AC CHARACTERISTICS** $$(V_{SS} = 0 \text{ V}, V_{DD} = 4.5 \text{ to } 6.0 \text{ V}, T_{opr} = -30 \text{ to } 70 \text{ °C})$$ | PARAMETER | SYMBOL | CONDITIONS | Min. | Тур. | Max. | UNIT | |------------------------------|------------------|------------------------------|---------------------------|------|------|------| | INSTRUCTION Cycle Time | t <sub>cy</sub> | | 1.9 | _ | 20 | μS | | High level Clock pulse width | t <sub>WCH</sub> | | 80 | _ | _ | ns | | Low level Clock pulse width | t <sub>WCL</sub> | For external clock operation | | | | | | HEC Input Frequency | f <sub>HEC</sub> | ECIN Input | _ | _ | fc | Hz | | Shift data Hold Time | t <sub>SDH</sub> | | 0.5 t <sub>cy</sub> – 300 | _ | _ | ns | Note. Shift data Hold Time: External circuit for SCK pin and SO pin Serial port (completion of transmission) ## RECOMMENDED OSCILLATING CONDITIONS $V_{SS} = 0 \text{ V}, V_{DD} = 4.5 \text{ to } 6.0 \text{ V}, T_{opr} = -30 \text{ to } 70 ^{\circ}\text{C}$ # (1) 4 MHz **Ceramic Resonator** CSA4.00MG (MURATA) $C_{XIN} = C_{XOUT} = 30 \text{ pF}$ KBR-4.00MS (KYOCERA) $C_{XIN} = C_{XOUT} = 30 \text{ pF}$ **Crystal Oscillator** 204B-6F 4.0000 (TOYOCOM) $C_{XIN} = C_{XOUT} = 20 \text{ pF}$ ## (2) 400 kHz **Ceramic Resonator** CSB400B (MURATA) $C_{XIN} = C_{XOUT} = 220 \text{ pF}, R_{XOUT} = 6.8 \text{ k}\Omega$ KBR-400B (KYOCERA) $C_{XIN} = C_{XOUT} = 100 \text{ pF}, R_{XOUT} = 10 \text{ k}\Omega$ ## **TYPICAL CHARACTERISTICS** Note. fc: 1 MHz is recommended as minimum frequency when SLF = 1. And 2 MHz is when SLF = 0