Silicon N Channel MOS FET High Speed Power Switching



ADE-208-526 A 2nd. Edition

#### Features

- Low on-resistance
- High speed switching
- Low drive current
- Avalanche ratings

#### Outline





#### **Absolute Maximum Ratings** (Ta = $25^{\circ}$ C)

| Item                                      | Symbol                         | Ratings     | Unit<br>V |  |
|-------------------------------------------|--------------------------------|-------------|-----------|--|
| Drain to source voltage                   | V <sub>DSS</sub>               | 500         |           |  |
| Gate to source voltage                    | V <sub>GSS</sub>               | ±30         | V         |  |
| Drain current                             | I <sub>D</sub>                 | 10          | А         |  |
| Drain peak current                        | ↓ *1<br>D(pulse)               | 40          | А         |  |
| Body to drain diode reverse drain current | I <sub>DR</sub>                | 10          | А         |  |
| Avalanche current                         | l_* <sup>3</sup>               | 10          | А         |  |
| Avalanche energy                          | E <sub>AR</sub> * <sup>3</sup> | 5.55        | mJ        |  |
| Channel dissipation                       | Pch* <sup>2</sup>              | 100         | W         |  |
| Channel temperature                       | Tch                            | 150         | °C        |  |
| Storage temperature                       | Tstg                           | -55 to +150 | °C        |  |
| Notes 1 DW 10us duty such 1.0/            |                                |             |           |  |

Notes: 1. PW 10µs, duty cycle 1 %

2. Value at  $Tc = 25^{\circ}C$ 

3. Value at Tch = 25°C, Rg  $\,$  50  $\,$  , L = 100  $\mu H$ 

| Item                                       | Symbol                      | Min | Тур  | Max  | Unit | Test Conditions                                                |
|--------------------------------------------|-----------------------------|-----|------|------|------|----------------------------------------------------------------|
| Drain to source breakdown voltage          | $V_{(\text{BR})\text{DSS}}$ | 500 | _    | _    | V    | $I_{\rm D} = 10 {\rm mA}, V_{\rm GS} = 0$                      |
| Gate to source breakdown voltage           | $V_{(BR)GSS}$               | ±30 |      | _    | V    | $I_{g} = \pm 100 \mu A, V_{DS} = 0$                            |
| Gate to source leak current                | I <sub>GSS</sub>            | _   | _    | ±10  | μA   | $V_{GS} = \pm 25 V, V_{DS} = 0$                                |
| Zero gate voltege drain current            | I <sub>DSS</sub>            | —   | —    | 10   | μΑ   | $V_{\rm DS} = 500 \text{ V}, V_{\rm GS} = 0$                   |
| Gate to source cutoff voltage              | $V_{\text{GS(off)}}$        | 2.5 | _    | 3.5  | V    | $I_{\rm D} = 1$ mA, $V_{\rm DS} = 10$ V <sup>*1</sup>          |
| Static drain to source on state resistance | $R_{\text{DS(on)}}$         | _   | 0.75 | 0.95 |      | $I_{\rm D} = 5A, V_{\rm GS} = 10V^{*1}$                        |
| Forward transfer admittance                | y <sub>fs</sub>             | 4.2 | 7.0  |      | S    | $I_{\rm D} = 5A, V_{\rm DS} = 10V^{*1}$                        |
| Input capacitance                          | Ciss                        | _   | 1100 | _    | рF   | $V_{DS} = 10V$                                                 |
| Output capacitance                         | Coss                        | _   | 330  | _    | рF   | $V_{GS} = 0$                                                   |
| Reverse transfer capacitance               | Crss                        | —   | 65   | _    | pF   | f = 1MHz                                                       |
| Total gate charge                          | Qg                          | _   | 21   | _    | nc   | $V_{DD} = 400 V$                                               |
| Gate to source charge                      | Qgs                         | _   | 5    | _    | nc   | V <sub>GS</sub> = 10V                                          |
| Gate to drain charge                       | Qgd                         | _   | 8    | _    | nc   | I <sub>D</sub> = 10A                                           |
| Turn-on delay time                         | t <sub>d(on)</sub>          | _   | 20   | _    | ns   | $V_{GS} = 10V, I_{D} = 5A$                                     |
| Rise time                                  | t,                          | _   | 70   | _    | ns   | R <sub>L</sub> = 6                                             |
| Turn-off delay time                        | t <sub>d(off)</sub>         | _   | 55   | _    | ns   | _                                                              |
| Fall time                                  | t <sub>f</sub>              |     | 40   | _    | ns   |                                                                |
| Body to drain diode forward voltage        | $V_{\text{DF}}$             | _   | 1.0  | _    | V    | $I_{\rm D} = 10$ A, $V_{\rm GS} = 0$                           |
| Body to drain diode reverse recovery time  | t <sub>rr</sub>             | —   | 300  | _    | ns   | I <sub>F</sub> = 10A, V <sub>GS</sub> = 0<br>diF/ dt = 100A/μs |
| Note: 1. Pulse test                        |                             |     |      |      |      |                                                                |

## **Electrical Characteristics** (Ta = $25^{\circ}$ C)

See characteristics curves of 2SK2726

#### **Main Characteristics**







### **Package Dimensions**



Unit: mm

When using this document, keep the following in mind:

- 1. This document may, wholly or partially, be subject to change without notice.
- 2. All rights are reserved: No one is permitted to reproduce or duplicate, in any form, the whole or part of this document without Hitachi's permission.
- 3. Hitachi will not be held responsible for any damage to the user that may result from accidents or any other reasons during operation of the user's unit according to this document.
- 4. Circuitry and other examples described herein are meant merely to indicate the characteristics and performance of Hitachi's semiconductor products. Hitachi assumes no responsibility for any intellectual property claims or other problems that may result from applications based on the examples described herein.
- 5. No license is granted by implication or otherwise under any patents or other rights of any third party or Hitachi, Ltd.
- 6. MEDICAL APPLICATIONS: Hitachi's products are not authorized for use in MEDICAL APPLICATIONS without the written consent of the appropriate officer of Hitachi's sales company. Such use includes, but is not limited to, use in life support systems. Buyers of Hitachi's products are requested to notify the relevant Hitachi sales offices when planning to use the products in MEDICAL APPLICATIONS.

# HITACHI

Hitachi, Ltd.

Semiconductor & IC DW. Nippon Bidg, 2-5-2, Ohte-machi, Chiyoda-ku, Tokyo 100, Japan Tet Tokyo (03, 3270-2111 Fax: (03, 3270-5109

For Turther in forms for write to : Hitschi America, Ud Semicondudor & IC Div. 2000 Sierre Point Perfavey Briebene, CA. 94005-4835 U SA Tet 445-589-8300 Fax: 445-589-8300

Hitschi Burope GmbH Bedronic Components Group Cohlinertal Burope Dornecher Straße 3 Destigz Feldkirchen München Tet (1994) 94 80.0 Fex (1994) 29 30 00 Hitschi Burope Ltd. Bectronic Components Div. Northern Burope Hesdquertere Whitebrock Ferk Lower Cookhem Road Neiderheed Berkshire SL63YA Urited Kingdom Tet 0628-585000 Fex 0628-778322 Hitschi Asia Pta. Ltd 45 Collyer Guay #20-00 Hitschi Tower Snappore 0104 Tet 535-2100 Fax 535-1533

Hitschi Asia (Hong Kong) Ltd. Unit 705, North Tower, World Finance Centre, Herbour City, Carton Road Taim She Tau, Kowloon Hong Kong Tet 27359218 Fat: 27306074

Copyright @Hitschi, Ltd., 1997. All rights reserved. Printed in Japan.