## R6500/1 One-Chip Microcomputer ## SECTION 1 INTRODUCTION #### SUMMARY The Rockwell R6500/1 microcomputer is a complete 8-bit computer fabricated on a single chip using an N-channel silicon gate MOS process. The R6500/1 complements an established and growing line of R6500 products and has a wide range of microcomputer applications. The R6500/t consists of an R6502 Central Processing Unit (CPU), 2048 bytes of Read Only Memory (ROM), 64 bytes of Random Access Memory (RAM) and interface circuitry for peripheral devices. The innovative architecture and the demonstrated high performance of the R6502 CPU, as well as instruction simplicity, results in system cost-effectiveness and a wide range of computational power. These features make the R6500/1 a leading candidate for microcomputer applications. To facilitate system and program development for the R6500/1, Rockwell has developed a 64-pin R6500/1E Emulator device, as well as a pin-compatible R6500/1EB Backpack Emulator device. For more information, refer to the data sheets for the R6500/1E (Order No. D51S) and the R6500/1EB (Order No. D60). This product description is for the reader familiar with the R6502 CPU hardware and programming capabilities. A detailed description of the R6502 CPU hardware is included in the R6500 Microcomputer System Hardware Manual (Document Order No. 201). A description of the instruction capabilities of the R6502 CPU is contained in the R6500 Microcomputer Systems Programming Manual (Document Order No. 202). #### **ORDERING INFORMATION** #### **FEATURES** - · Single-chip microcomputer - · R6502 software compatible - Eight-bit parallel processing - · Decimal or binary arithmetic - · Variable length stack - True indexing capability - Thirteen addressing modes - 1 or 2 MHz clock operation, with the following options: - External single clock input - RC time base input - Crystal time base input - Single +5V power supply - 500 mw operating power - Separate power pin for RAM with standby power only 10% of operating power - 2K x 8 ROM on chip - 64 x 8 RAM on chip - 40-pin DIP and 44-pin PLCC - 64-pin R6500/1E Emulator part available, with 40 signals identical to production part - 40-pin R6500/1EB Backback Emulator part available, pin compatible with an R6500/1 - Pipeline architecture - 32 bidirectional TTL compatible I/O lines - 1 positive edge sensitive I/O lines - 1 negative edge sensitive I/O line - 1 bidirectional TTL compatible counter I/O line - 16-bit timer/counter - · Four timer/counter modes - Internal timer - Pulse generator - Event counter - Pulse width measurement - · Three maskable interrupts - 1 counter overflow - 2 I/O edge detect - NMI and Reset interrupts Document No. 29650N48 Product Description Order No. 212 Rev. 2, June 1987 ## SECTION 2 INTERFACE REQUIREMENTS This section describes the interface requirements for the R6500/1 single chip microcomputer. Figure 2-1 is the Interface Diagram for the R6500/1. Figure 2-2 shows the pin out configuration and Table 2-1 describes the function of each pin of the R6500/1. Figure 2-1. R6500/1 Interface Diagram Figure 2-2. R6500/1 Pin Assignments Table 2-1. R6500/1 Pin Description | Signal Name | I/O | Description | |-------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VCC | | Power. Main power supply +5V. | | VRR | | RAM Retention Power. Separate power pin for RAM. In the event that VCC power is lost, this power retains RAM data +5V. | | vss | | Ground. Signal and power ground (0V). | | XTLI | 1 | Crystal In. Crystal or clock input for internal clock oscillator. | | XTLO | 0 | Crystal Out. Crystal output from internal clock oscillator. | | RES | ı | Reset. The Reset input is used to initialize the R6500/1. The signal must not transition from low to high for at least eight cycles after VCC reaches operating range and the internal oscillator has stabilized (see Section 5). | | NMI | ı | Non-Maskable Interrupt. A negative going edge on the Non-Maskable Interrupt signal requests that a non-maskable interrupt be generated within the CPU. | | PAQ-PA7 | 1/0 | Port A. General purpose I/O Port A. | | PB0-PB7 | 1/0 | Port B. General purpose I/O Port B. | | PC0-PC7 | 1/0 | Port C. General purpose I/O Port C. | | PD0-PD7 | 1/0 | Port D. General purpose I/O Port D. | | | | Four 8-bit ports used for either input/output. Each line consists of an active transistor to VSS and an optional passive pull-up to VCC. The two lower bits of the PA port (PA0-PA1) also serve as edge detect inputs with maskable interrupts. | | CNTR | 1/0 | Counter I/O. This line is used as a Counter input/output line. CNTR is an input in the Event Counter and Pulse Width Measurement modes and is an output in the Interval Timer and Pulse Generator modes. It consists of an active transistor to VSS and an optional passive pull-up to VCC. | ### 3 ## SECTION 3 SYSTEM ARCHITECTURE This section provides a functional description of the R6500/1. A block diagram of the R6500/1 is presented in Figure 3-1. #### 3.1 INDEX REGISTERS There are two 8-bit index registers, X and Y. Each index register can be used as a base to modify the address data program counter and thus obtain a new address — the sum of the program counter contents and the and the index register contents. When executing an instruction which specifies indirect addressing, the CPU fetches the op code and the address, and modifies the address from memory by adding the index register to it prior to loading or storing the value of memory. Indexing greatly simplifies many types of programs, especially those using data tables. #### 3.2 STACK POINTER The Stack Pointer is an 8-bit register. It is automatically incremented and decremented under control of the microprocessor to perform stack manipulation in response to either user instructions or the interrupt lines NMI and IRQ. The Stack Pointer must be initialized by the user program. The stack allows simple implementation of multiple level interrupts, subroutine nesting and simplification of many types of data manipulation. The JSR, BRK, RTI and RTS instructions use the stack and Stack Pointer. The stack can be envisioned as a deck of cards which may only be accessed from the top. The address of a memory location is stored (or "pushed") onto the stack. Each time data are to be pushed onto the stack, the Stack Pointer is placed on the Address Bus, data are written into the memory location addressed by the Stack Pointer, and the Stack Pointer is decremented by 1. Each time data are read (or "pulled") from the stack, the Stack Pointer is incremented by 1. The Stack Pointer is then placed on the Address Bus, and data are read from the memory location addressed by the Pointer. #### 3.3 ARITHMETIC AND LOGIC UNIT (ALU) All arithmetic and logic operations take place in the ALU, including incrementing and decrementing internal registers Figure 3-1. R6500/1 Block Diagram (except the Program Counter). The ALU cannot store data for more than one cycle. If data are placed on the inputs to the ALU at the beginning of a cycle, the result is always gated into one of the storage registers or to external memory during the next cycle. Each bit of the ALU has two inputs. These inputs can be tied to various internal buses or to a logic zero; the ALU then generates the function (AND, OR, SUM, and so on) using the data on the two inputs. #### 3.4 ACCUMULATOR The accumulator is a general purpose 8-bit register that stores the results of most arithmetic and logic operations. In addition, the accumulator usually contains one of the two data words used in these operations. #### 3.5 PROGRAM COUNTER The 12-bit Program Counter provides the addresses that are used to step the processor through sequential instructions in a program. Each time the processor fetches an instruction from program memory, the lower (least significant) byte of the Program Counter (PCL) is placed on the low-order bits of the Address Bus and the higher (most significant) byte of the Program Counter (PCH) is placed on the high-order 4 bits of the Address Bus. The Counter is incremented each time an instruction or data is fetched from program memory. ### 3.6 INSTRUCTION REGISTER AND INSTRUCTION DECODE Instructions are fetched from ROM or RAM and gated onto the Internal Data Bus. These instructions are latched into the Instruction Register then decoded along with timing and interrupt signals to generate control signals for the various registers. #### 3.7 TIMING CONTROLS The Timing Control Logic keeps track of the specific instruction cycle being executed. This logic is set to T0 each time an instruction fetch is executed and is advanced at the beginning of each Phase One clock pulse for as many cycles as are required to complete the instruction. Each data transfer which takes place between the registers is caused by decoding the contents of both the instruction register and timing control unit. #### 3.8 INTERRUPT LOGIC Interrupt logic controls the sequencing of three interrupts; $\overline{\text{RES}}$ , $\overline{\text{NMI}}$ and $\overline{\text{IRQ}}$ . $\overline{\text{IRQ}}$ is generated by any one of three conditions: Counter Overflow, PAO Positive Edge Detected, and PA1 Negative Edge Detected. #### 3.9 CLOCK OSCILLATOR The Clock Oscillator provides the basic timing signals used by the R6500/1 CPU. The reference frequency is provided by an external source, and can be from a crystal or clock. The external frequency can vary from 200 kHz to 4 MHz. The internal Phase 2 (\$\tilde{\theta}\$2) frequency is one-half the external reference frequency. The on-chip oscillator is designed for a parallel resonant crystal connected between XTLI and XTLO pins. The equivalent oscillator circuit is shown in Figure 3-2. A parallel resonant crystal is specified by its load capacitance and series resonant resistance. For proper oscillator operation, the load capacitance ( $C_L$ ), series resistance ( $R_s$ ) and the crystal resonant frequency (F) must meet the following two relations: $$(C + 27) = 2C_L$$ or $C = 2C_L - 27$ $$R_s \le R_{smax} = \frac{2 \times 10^6}{(FC_L)^2}$$ where: F is in MHz; C and CL are in pF; R is in ohms. To select a parallel resonant crystal for the oscillator, first select the load capacitance from a crystal manufacturer's catalog. Next, calculate $R_{\text{smax}}$ based on F and $C_{\text{L}}$ . The selected crystal must have a $R_{\text{s}}$ less than the $R_{\text{smax}}$ . For example, if $C_L = 22$ pF for a 4 MHz parallel resonant crystal, then $$C = (2 \times 22) - 27 = 17 pF$$ (use standard value, 18 pF) The series resistance of the crystal must be less than $$R_{smax} = \frac{2 \times 10^6}{(4 \times 22)^2} = 258 \text{ ohms}$$ Figure 3-2. Clock Oscillator Input Options #### 3.10 PROCESSOR STATUS REGISTER The 8-bit Processor Status Register, shown in Figure 3-3, contains seven status flags. Some of these flags are controlled by the user program; others may be controlled both by the user's program and the CPU. The R6500 instruction 3 set contains a number of conditional branch instructions which are designed to allow testing of these flags. Each of the eight processor status flags is described in the following sections. #### 3.10.1 CARRY BIT (C) The Carry Bit (C) can be considered as the ninth bit of an arithmetic operation. It is set to logic 1 if a carry from the eighth bit has occurred or cleared to logic 0 if no carry occurred as the result of arithmetic operations. The Carry Sit may be set or cleared under program control by use of the Set Carry (SEC) or Clear Carry (CLC) instruction, respectively. Other operations which affect the Carry Sit are ADC, ASL, CMP, CPX, CPY, LSR, PLP, ROL, ROR, RTI, and SBC. #### 3.10.2 ZERO BIT (Z) The Zero Bit (Z) is set to logic 1 by the CPU during any data movement or calculation which sets all 8 bits of the result to zero. This bit is cleared to logic 0 when the resultant 8 bits of a data movement or calculation operation are not all zero. The R6500 instruction set contains no instruction to specifically set or clear the Zero Bit. The Zero Bit is, however, affected by the following instructions: ADC, AND, ASL, BIT, CMP, CPX, CPY, DEC, DEX, DEY, EOR, INC, INX, INY, LDA, LDX, LDY, LSR, ORA, PLA, PLP, ROL, ROR, RTI, SBC, TAX, TAY, TXA, TSX, and TYA. #### 3.10.3 INTERRUPT DISABLE BIT (I) The Interrupt Disable Bit (I) is used to control the servicing of an interrupt request (IRQ). If the I Bit is reset to logic 0, the $\overline{IRQ}$ signal will be serviced. If the bit is set to logic 1, the $\overline{IRQ}$ signal will be ignored. The CPU will set the Interrupt Disable Bit to logic 1 if a RESET ( $\overline{RES}$ ) or Non-Maskable Interrupt ( $\overline{NMI}$ ) signal is detected. The I bit is cleared by the Clear Interrupt (CLI) instruction, the Pull Processor Status from Stack (PLP) instruction, or as the result of executing a Return from Interrupt (RTI) instruction (providing the Interrupt Disable Bit was cleared prior to the interrupt). The Interrupt Disable Bit may be set or cleared under program control using a Set Interrupt Disable (SEI) or a Clear Interrupt Disable (CLI) instruction, respectively. Figure 3-3. Processor Status Register #### 3.10.4 DECIMAL MODE BIT (D) The Decimal Mode Bit (D), is used to control the arithmetic mode of the CPU. When this bit is set to logic 1, the adder operates as a decimal adder. When this bit is cleared to logic 0, the adder operates as a straight binary adder. The adder mode is controlled only by the programmer. The Set Decimal Mode (SED) instruction will set the D bit; the Clear Decimal Mode (CLD) instruction will clear it. The PLP and RTI instructions also effect the Decimal Mode Bit. ### CAUTION The Decimal Mode Bit will either set or clear in an unpredictable manner upon power application to R6500/1. This bit must be initialized to the desired state by the user program or erroneous results may occur. #### 3.10.5 BREAK BIT (B) The Break Bit (B) is used to determine the condition which caused the $\overline{IRQ}$ service routine to be entered. If the $\overline{IRQ}$ service routine was entered because the CPU executed a BRK command, the Break Bit will be set to logic 1. If the $\overline{IRQ}$ routine was entered as the result of an $\overline{IRQ}$ signal being generated, the B bit will be cleared to logic 0. There are no instructions which can set or clear this bit. #### 3.10.6 OVERFLOW BIT (V) The Overflow Bit (V) is used to indicate that the result of a signed, binary addition, or subtraction, operation is a value that cannot be contained in seven bits (-128 $\leq$ n $\leq$ 127). This indicator only has meaning when signed arithmetic (sign and seven magnitude bits) is performed. When the ADC or SBC instruction is performed, the Overflow Bit is set to logic 1 if the polarity of the sign bit (bit 7) is changed because the result exceeds +127 or -128; otherwise the bit is cleared to logic 0. The V bit may also be cleared by the programmer using a Clear Overflow (CLV) instruction. The Overflow Bit may also be used with the BIT instruction. The BIT instruction which may be used to sample interface devices, allows the overflow flag to reflect the condition of bit 6 in the sampled field. Durling a BIT instruction the Overflow Bit is set equal to the content of the bit 6 on the data tested with BIT instruction. When used in this mode, the overflow has nothing to do with signed arithmetic, but is just another sense bit for the microprocessor. Instructions which affect the V flag are ADC, BIT, CLV, PLP, RTI and SBC. #### 3.10.7 NEGATIVE BIT (N) The Negative Bit (N) is used to indicate that the sign bit (bit 7), in the resulting value of a data movement or data arithmetic operation, is set to logic 1. If the sign bit is set to logic 1, the resulting value of the data movement or arithmetic operation is negative; if the sign bit is cleared, the result of the data movement or arithmetic operation s positive. There are no instructions that set or clear the Negative Bit since the Negative Bit represents only the status of a result. The instructions that effect the state of the Negative Bit are: ADC, AND, ASL, BIT, CMP, CPX, CPY, DEC, DEX, DEY, EOR, INC, INX, INY, LDA, LDX, LDY, LSR, ORA, PLA, PLP, ROL, ROR, RTI, SBC, TAX, TAY, TSX, TXA, and TYA. #### 3.11 2K × 8 ROM The R6500/1 2048 byte $\times$ 8-bit Read Only Memory (ROM) usually contains the user's program instructions and other fixed constants. These program instructions and constants are mask-programmed into the ROM during fabrication of the R6500/1 device. The R6500/1 ROM is memory mapped from 800 to FFF. #### $3.1264 \times 8 \text{ RAM}$ The 64 byte × 8-bit Random Access Memory (RAM) contains the user program stack and is used for scratchpad memory during system operation. This RAM is completely static in operation and requires no clock or dynamic refresh. The data contained in RAM is read out nondestructively with the same polarity as the input data. A standby power pin, VRR allows RAM memory to be maintained on 10% of the operating power. In the event that VCC power is lost and execution stops, this standby power retains RAM data until execution resumes. In order to take advantage of zero page addressing capabilities, the R6500/1 RAM is assigned page zero memory address 0 to 03F. #### 3.13 CONTROL REGISTER The Control Register (CR), shown in Figure 3-4, is located at address 08F. The CR contains five control signals and three status signals. The control signals are summarized in Table 3-1. The control signals are set to logic 1 by writing logic 1 into the respective bit positions and cleared to logic 0 either by writing logic 0 into the respective bit position or by the occurrence of a RES signal. Table 3-1. CR Control Signals | Control Signal Name | Bit<br>Number | |---------------------------------|---------------| | Counter Mode Control 0 (CMC0) | 0 | | Counter Mode Control 1 (CMC1) | 1 | | PA1 Interrupt Enabled (A1IE) | 2 | | PA0 Interrupt Enabled (A0IE) | 3 | | Counter Interrupt Enabled (CIE) | 4 | The three status signals are summarized in Table 3-2. Figure 3-4. Control Register (CR) Table 3-2. CR Status Signals | Status Signal Name | Bit<br>Number | |-----------------------------------|---------------| | PA1 Negative Edge Detected (A1ED) | 5 | | PA0 Positive Edge Detected (A0ED) | 6 | | Counter Overflow (CTRO) | 7 | The status signals are read-only information. The status bits are set to logic 1 by hardware monitoring logic and cleared to logic 0 by the occurrence of RES signal or by specific address commands. Each of these signals is described in the following sections. #### 3.13.1 COUNTER MODE CONTROL 0 AND 1 Counter Mode Control signals CMC0 and CMC1 (bits 0 and 1) control the Counter operating modes. The modes of operation and the corresponding configuration of CMC0 and CMC1 are summarized in Table 3-3. These modes are controlled by writing the appropriate bit values into the Counter Mode Control bits. **Table 3-3. Counter Mode Control Selection** | CMC1<br>(Bit 1) | CMC0<br>(Bit 0) | Mode | |-----------------|-----------------|-------------------------| | 0 | 0 | Interval Timer | | 0 | 1 | Pulse Generator | | 1 | 0 | Event Counter | | 1 | 1 | Pulse Width Measurement | The Counter is set to the Interval Timer Mode (00) when a RES signal is generated or if the user program stores logic 0 into Bits 0 and 1 of the Control Register. A complete description of each of the Counter modes is given in Section 3.14.1. #### 3.13.2 PA1 INTERRUPT ENABLE BIT (A1IE) If the PA1 Interrupt Enable Bit (CR2) is set to logic 1, an $\overline{\text{IRQ}}$ interrupt request signal will be generated when the PA1 Negative Edge Detected Bit (CR5) is set. #### 3.13.3 PAO INTERRUPT ENABLE BIT (AOIE) If the PA0 Interrupt Enable Bit (CR3) is set to logic 1, the $\overline{\text{IRQ}}$ interrupt request signal will be generated when the PA0 Positive Edge Detected Bit (CR6) is set. #### 3.13.4 COUNTER INTERRUPT ENABLE BIT (CIE) If the Counter Interrupt Enable Bit (CR4) is set to logic 1, the $\overline{\text{IRQ}}$ interrupt request signal will be generated when Counter Overflow (CR7) is set. ### 3.13.5 PA1 NEGATIVE EDGE DETECTED BIT (A1ED) The PA1 Negative Edge Detected Bit (CR5) is set to logic 1 whenever a negative (falling) edge is detected on PA1. This bit is cleared to logic 0 by RES or by writing to address 08A. The edge detecting circuitry is active when PA1 is used either as an input or as an output. When PA1 is used as an output, A1ED will be set when the negative edge is detected during a logical 1 to 0 transition. When PA1 is used as an input and the negative edge detecting circuitry is used, A1ED should be cleared by the user program upon initialization and when the PA1 Negative Edge Detected IRQ processing is completed. #### 3.13.6 PA0 POSTIIVE EDGE DETECTED BIT (A0ED) The PA0 Positive Edge Detected Bit (CR6) is set to logic 1 whenever a positive (rising) edge is detected on PA0. The bit is cleared to logic 0 by RES or by writing to address 089. The edge detecting circuitry is active when PA0 is used either as an input or as an output. When PA0 is used as an output, A0ED will be set when the positive edge is detected during a logical 0 to 1 transition. When PA0 is used as an input and the positive edge detecting circuitry is used, A0ED should be cleared by the user program upon initialization and upon completion of PA0 Positive Edge Detected IRQ processing. #### 3.13.7 COUNTER OVERFLOW BIT (CTRO) The Counter Overflow Bit (CR7) is set to logic 1 whenever a counter overflow occurs in any of the four counter operating modes. Overflow occurs when the counter is decremented one count from 0000. This bit is cleared to logic 0 by RES or by reading from address 087 or writing to address 088. This bit should be cleared by the user program upon initialization and upon completion of Counter Overflow IRQ interrupt processing. When a Counter Overflow occurs, the Upper Count (UC) in address 086 and the Lower Count (LC) in address 087 are reset to the values contained in the Upper Latch (UL) in address 084 and in the Lower Latch (LL) in address 085, respectively. Therefore, it is important to load the Lower Latch value prior to executing the Write to Upper Latch and Transfer Latch to Counter (address 088) in order to prevent an unpredicted reoccurrence of Counter Overflow and, if enabled, an IRQ interrupt request. #### 3.14 COUNTER/LATCH The Counter/Latch consists of a 16-bit Counter and a 16-bit Latch. The Counter resides in two 8-bit registers: address 086 contains the Upper Count value (bits 8-15 of the Counter) and address 087 contains the Lower Count value (bits 0-7 of the Counter). The Counter contains the count of either \$2 clock periods or external events depending on which counter mode is selected in the Control Register (Section 3.13.1). The Latch contains the Counter initialization value. The Latch resides in two 8-bit registers: address 084 contains the Upper Latch value (bits 8-15 of the Latch) and address 085 contains the Lower Latch value (bits 0-7 of the Latch). The 16-bit Latch can hold values from 0 to 65535. The Latch registers can be loaded at any time by executing a write to the Upper Latch Address (084) and the Lower Latch Address (085). In each case, the contents of the Accumulator are copied into the applicable Latch register. The Upper Latch and Lower Latch can be loaded independently; it is not required to load both registers at the same time or sequentially. The Upper Latch can also be loaded by writing to address 088. The Counter can be initialized at any time by writing to address 088. The contents of the Accumulator will be copied into the Upper Latch before the value in the Upper Latch is transferred to the Upper Counter. The Counter will also be initialized to the Latch value whenever the Counter overflows. When the Counter decrements from 0000, the next Counter value will be the Latch value, not FFFF. Whenever the Counter overflows, the Counter Overflow Bit (CR7) is set to logic 1. This bit is cleared whenever the lower eight bits of the counter are read from address 087 or by writing to address 088. #### 3.14.1 COUNTER MODES The Counter operates in any of four modes. These modes are selected by the Counter Mode Control bits in the Control Register. | Mode | CMC1 | CMC0 | |-------------------------|------|------| | Interval Timer | 0 | 0 | | Pulse Generator | 0 | 1 | | Event Counter | 1 | 0 | | Pulse Width Measurement | 1 | 1 | The Interval Timer, Pulse Generator, and Pulse Width Measurement Modes are $\emptyset 2$ clock counter modes. The Event Counter Mode counts the occurrences of an external event on the CNTR line. #### Interval Timer (Mode 0) In the Interval Timer mode the Counter is initialized to the Latch value by either of two conditions: - When the Counter is decremented from 0000, the next Counter value is the Latch value (not FFFF). - When a write operation is performed to the Load Upper Latch and Transfer Latch to counter address (088), the Counter is loaded with the Latch value. Note that the contents of the Accumulator are loaded into the Upper Latch before the Latch value is transferred to the Counter. The Counter value is decremented by one count at the \$2 clock rate. The 16-bit Counter can hold from 1 to 65535 counts. The Counter Timer capacity is therefore 1 $\mu$ s to 65.535ms at the 1 MHz $\emptyset$ 2 clock rate or 0.5 $\mu$ s to 32.768ms at the 2 MHz $\emptyset$ 2 clock rate. Time intervals greater than the maximum Counter value can be easily measured by counting $\overline{IRQ}$ interrupt requests in the counter $\overline{IRQ}$ interrupt routine. When the Counter decrements from 0000, the Counter Overflow (CR7) is set to logic 1 at the next $\emptyset 2$ clock pulse. If the Counter Interrupt enable bit (CR4) is also set, an $\overline{IRQ}$ interrupt request will be generated. The Counter Overflow bit in the Control Register can be examined in the $\overline{IRQ}$ was generated by the Counter Overflow. While the timer is operating in the Interval Timer Mode, the Counter Out/Event line is held in the high (output disabled) state. A timing diagram of the Interval Timer Mode is shown in Figure 3-5. Figure 3-5. Interval Timer (Mode 0) Timing Diagram #### Pulse Generator Mode (Mode 1) In the Pulse Generator mode, the Counter Out/Event In line (CNTR) operates as a Counter Out. The CNTR line toggles from low to high or from high to low whenever a Counter Overflow occurs, or a write is performed to address 088. Either a symmetric or asymmetric output waveform can be output on the CNTR line in this mode. The CNTR output is initialized high by a $\overline{RES}$ since the Interval Timer mode is established by $\overline{RES}$ . A one-shot waveform can be easily generated by changing from Mode 1 Pulse Generator to Mode 0 (Interval Timer) after only one occurrence of the output toggle condition. #### **Event Counter Mode (Mode 2)** In this mode the CNTR line is used as an Event Counter. The Counter will decrement with each rising edge detected on this line. The maximum rate at which this edge can be detected is one-half the \$2\$ clock rate. The Counter can count up to 65,535 occurrences before overflowing. As in the other modes, the Counter Overflow bit (CR7) is set to logic 1 if the overflow occurs. Figure 3-6 is a timing diagram of the Event Counter Mode. #### Pulse Width Measurement Mode (Mode 3) This mode allows the accurate measurement of a low pulse duration on the CNTR line. In this mode, CNTR is used in the Event In capacity. The Counter decrements by one count at the \$\mathre{\theta}2\$ clock rate as long as the CNTR line is held in the low state. The Counter is stopped when CNTR is in the high state. If the CNTR pin is left disconnected, this mode may be selected to stop the Counter since the internal pull-up device will cause the CNTR input to be in the high (>2.0V) state. A timing diagram for the Pulse Width Measurement Mode is shown in Figure 3-7. #### 3.15 INPUT/OUTPUT PORTS The R6500/1 provides four 8-bit Input/Output (I/O) ports (PA, PB, PC, PD). These 32 I/O lines are completely bidirectional. All lines may be used either for input or output in any combination; that is, there are no line grouping or port association restrictions. Figure 3-6. Event Counter Mode (Mode 2) Figure 3-7. Pulse Width Measurement (Mode 3) The direction of the 32 I/O lines are controlled by four 8-bit port registers located in page zero. This arrangement provides quick programming access using simple two-byte zero page address instructions. There are no direction registers associated with the I/O ports, which simplifies I/O handling. The I/O addresses are shown in Table 3-4. Table 3-4. I/O Port Addresses | Port | Address | | |------|---------|--| | A | 080 | | | В | 081 | | | С . | 082 | | | D | 083 | | Figure 3-8 shows the I/O Port Timings. #### **3.15.1 INPUTS** Inputs are enabled by loading logic 1 into all I/O port register bit positions that are to correspond to I/O input lines. A low (<0.8V) input signal will cause a logic 0 to be read when a read instruction is issued to the port register. A high (>2.0V) input will cause a logic 1 to be read. An $\overline{\text{RES}}$ signal forces all I/O port registers to logic 1 thus initially treating all I/O lines as inputs. The status of the input lines can be interrogated at any time by reading the I/O port addresses. Note that this will return the actual status of the input lines, not the data written into the I/O port registers. #### **3.15.2 OUTPUTS** Outputs are controlled by writing the desired I/O line output states into the corresponding I/O port register bit positions. A logic 1 will force a high (>2.4V) output while a logic 0 will force a low (<0.4V) output. #### 3.15.3 EDGE DETECTION CAPABILITY Ports PA0 and PA1 have an edge detection capability. Figure 3-9 shows the edge detection timing. #### **PA0 Positive Edge Detecting Capability** In addition to its normal I/O function, PA0 will detect an asynchronous positive (rising) edge signal and set the PA0 Positive Edge Detected signal (CR6) to logic 1. The maximum rate at which this positive edge can be detected is one-half the \$\mathre{\text{2}}\$ clock rate. If the PA0 Interrupt Enable Bit (CR3) is set, an $\overline{\rm IRQ}$ interrupt request will also be generated. The PA0 Positive Edge Detected signal can be cleared by writing to address 089. Figure 3-8. I/O Port Timing Figure 3-9. PA0 and PA1 Edge Detection Timing #### **PA1 Negative Edge Detecting Capability** In addition to its normal I/O function, PA1 will detect an asynchronous negative (falling) edge signal and set the PA1 Negative Edge Detected signal (CR5) to logic 1. The maximum rate at which this negative edge can be detected is one-half the $\emptyset 2$ clock rate. If the PA1 Interrupt Enable signal (CR2) is set, an $\overline{\text{IRQ}}$ interrupt request will also be generated. The PA1 Negative Edge Detected signal may be cleared by writing to address 08A. #### 3.16 MASK OPTIONS An option is provided to delete the internal pull-up resistance from PA, PB, PC and/or PD ports at mask time. This option is available for 8-bit port groups only, not for individual port lines. This option may by used to aid interface with CMOS drivers, or in order to interface with external pull-up devices. An option is also provided to delete the internal pull-up resistance on the CNTR line. ## 3 ## SECTION 4 IRQ INTERRUPT REQUEST GENERATION An IRQ interrupt request can be initiated by any or all of three possible sources. These sources are all capable of being enabled or disabled by the use of the appropriate interrupt enabled bits in the Control Register. The first source of IRQ is Counter Overflow. The IRQ interrupt request will be driven low whenever both the Counter Interrupt Enable (CR4) and the Counter Overflow (CR7) are logic 1. The second source of $\overline{\text{IRQ}}$ is detection of a positive edge on PA0. The $\overline{\text{IRQ}}$ inerrupt request will be driven low whenever both the PA0 Interrupt Enable (CR3) and the PA0 Positive Edge Detected (CR6) are logic 1. The third source of $\overline{RQ}$ is detection of a negative edge on PA1. The $\overline{RQ}$ interrupt request will be driven low whenever both the PA1 Interrupt Enable (CR2) and the PA1 Negative Edge Detected (CR5) are logic 1. Multiple simultaneous interrupts will cause the IRQ interrupt request to remain active until all interrupting conditions have been serviced and cleared. ### CAUTION If the same data, i.e., the same RAM, counter/latch or I/O addresses, are operated on asynchronously by a normal processing routine and by an interrupt service routine, care must be taken to prevent loss of data due to the interrupt routine altering the data during update of the data by the normal processing routine. This situation can be prevented by disabling the IRO interrupt with the SEI instruction before starting the data update in the normal processing and then enabling the interrupt with the CLI instruction upon completion of data update. # SECTION 5 POWER ON/OFF CONSIDERATIONS #### **5.1 POWER-ON RESET** The occurrence of RES going from low to high will cause the R6500/1 to set the Interrupt Mask Bit — bit 2 of the Processor Status Register—and initiate a reset vector fetch at address FFE and FFF to begin user program execution. All of the I/O ports (PA, PB, PC, and PD) and CNTR will be forced to the high (logic 1) state. All bits of the Control Register will be cleared to logic 0 causing the Interval Timer counter mode (mode 00) to be selected and causing all interrupt enabled bits to be reset. #### **5.2 POWER ON/OFF TIMING** After application of VCC power to the R6500/1, RES must be held low for at least eight \$2 clock cycles after VCC reaches operating range and the internal clock oscillator has stabilized. This stabilization time is dependent upon the input VCC voltage and performance of the crystal, clock, or RC network input circuit. The clock oscillator output can be monitored on XTLO (pin 11). Figure 5-1 illustrates the power turn-on waveforms. ### 5.3 RAM DATA RETENTION — VRR REQUIREMENTS For the RAM to retain data upon loss of VCC, VRR must be supplied within operating range and $\overline{\text{RES}}$ must be driven low at least eight \$\tilde{p}2\$ clock pulses before VCC falls out of operating range. \$\overline{RES}\$ must then be held low while VCC is out of operating range and until at least eight \$\tilde{p}2\$ clock cycles after VCC is again within operating range and the internal \$\tilde{p}2\$ oscillator is stabilized. VRR must remain within VCC operation range during normal \$R6500/1\$ operation. When VCC is out of operating range, VRR must remain within the VRR retention range in order to retain data. Figure 5-2 shows typical waveforms. ### **5.4 RAM DATA RETENTION OPERATION** The requirement for R6500/1 RAM data retention and restart operation is application dependent. If R6500/1 RAM data retention is not required during loss of VCC, then VRR can be connected to the same power source as VCC. With this configuration a complete initialization of R6500/1 program variables in RAM is required upon VCC and VRR power application. If the R6500/1 RAM is to retain data during loss of VCC, the following is required: - Connection of VCC and VRR to separate power supplies or to the same primary power supply with isolation diodes and battery or other backup power for VRR. - VCC power monitor hardware with power loss and cold/warm start indications to the R6500/1. - 3 Power loss detection as well as cold and warm start initialization in the R6500/1 program. Figure 5-1. Power Turn-On Timing Detail - 1) INITIAL APPLICATION OF VCC AND VRR. - (2) LOSS OF VCC, RAM ON STANDBY POWER. - (3) REAPPLICATION OF VCC. - 4 >8 $\phi$ 2 clock pulses after $\phi$ 2 oscillator stabilization. - $\bigcirc$ >8 $\phi$ 2 CLOCK PULSES. Figure 5-2. RAM Retention Mode Timing The power monitor hardware must sense the loss of VCC power in sufficient time to allow the R6500/1 to save required CPU register data in RAM. The power loss indication line can be connected to the NMI interrupt input in order to cause an immediate R6500/1 interrupt upon power loss detection. The power monitor hardware should also provide an indication of cold start (initial VCC and VRR power application) or warm start (VCC power re-application while VRR is retained on backup power) provided as input on a data I/O pin. A level indication is sufficient. The R6500/f program can then initialize all, or partial, program variables upon initialization then jump to any other starting address as required depending upon cold/warm start condition. Upon power loss detection, the R6500/1 should save all required CPU register data in either the stack or dedicated RAM. The stack may be preferred if dedicated RAM is not available. If the program is to restart at the interrupted address, then all CPU registers must be saved, i.e., S, P, PC, A, X, and Y. The stack pointer must be saved in a dedicated RAM address. Note that processor status P and the program counter, PC, are already saved on the stack by the NMI interrupt R6500/1 hardware processing. If the warm start can be performed at a specific address, then the saving of the register data at power loss detection may not be required. Figure 5-3 shows top level flowcharts of typical power down and power-up processing. Figure 5-3. Typical R6500/1 Power Loss Recovery Flowcharts ### APPENDIX A — SYSTEM MEMORY MAP Notes: (1) I/O command only; i.e., no stored data. (2) Clears Counter Overflow — Bit 7 in Control Register. ### APPENDIX B — R6500 INSTRUCTION SET This appendix contains a summary of the R6500 instruction set. For detailed information, consult the R6500 Microcomputer System Programming Manual, Document Order No. 202. #### **B.1 INSTRUCTION SET IN ALPHABETIC SEQUENCE** | Mnemonic | Description | Mnemonic | Description | |--------------|----------------------------------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ADC | Add Memory to Accumulator with Carry | LDA | Load Accumulator with Memory | | AND | "AND" Memory with Accumulator | LDX | Load Index X with Memory | | ASL | Shift Left One Bit (Memory or Accumulator) | LDY | Load Index Y with Memory | | ASL | Still Left Offe Bit (Memory of Accountation) | LSR | Shift One Bit Right (Memory or Accumulator) | | BCC | Branch on Carry Clear | NOP | No Operation | | BCS | Branch on Carry Set | I NOP | 140 Operation | | BEQ | Branch on Result Zero | ORA | "OR" Memory with Accumulator | | BIT | Test Bits in Memory with Accumulator | UHA | OR Melliory with Accommission | | BMI | Branch on Result Minus | ll Bua | Push Accumulator on Stack | | BNE | Branch on Result not Zero | PHA | Push Processor Status on Stack | | BPL | Branch on Result Plus | PHP | Pull Accumulator from Stack | | BRK | Force Break | PLA | Pull Processor Status from Stack | | BVC | Branch on Overflow Clear | PLP | Pull Processor Status Iron Stack | | BVS | Branch on Overflow Set | <b> </b> | The state of the second st | | | | ROL | Rotate One Bit Left (Memory or Accumulator) | | CLC | Clear Carry Flag | ROR | Rotate One Bit Right (Memory or Accumulator) | | CLD | Clear Decimal Mode | RTI | Return from Interrupt | | CLI | Clear Interrupt Disable Bit | ATS | Return from Subroutine | | CLV | Clear Overflow Flag | | A Laboration Design | | CMP | Compare Memory and Accumulator | SBC | Subtract Memory from Accumulator with Borrow | | CPX | Compare Memory and Index X | SEC | Set Carry Flag | | CPY | Compare Memory and Index Y | SED | Set Decimal Mode | | <del>•</del> | | SEI | Set Interrupt Disable Status | | DEC | Decrement Memory by One | STA | Store Accumulator in Memory | | DEX | Decrement Index X by One | STX | Store Index X in Memory | | DEY | Decrement Index Y by One | STY | Store Index Y in Memory | | <b>5</b> 00 | "Exclusive-Or" Memory with Accumulator | TAX | Transfer Accumulator to Index X | | EOR | Exclusive-Or Welflory With Accumulator | TAY | Transfer Accumulator to Index Y | | | L | TSX | Transfer Stack Pointer to Index X | | INC | Increment Memory by One | TXA | Transfer Index X to Accumulator | | INX | Increment Index X by One | TXS | Transfer Index X to Stack Register | | INY | Increment Index Y by One | TYA | Transfer Index Y to Accumulator | | JMP | Jump to New Location | | | | JSR | Jump to New Location Saving Return Address | | | #### **B2. INSTRUCTION SET SUMMARY TABLE** | | | E | | | т | 400 | | | | | | Γ. | CCUI | | ه. ا | P4 18 | | <i>-</i> | NO. 3 | . 1 | IIN | 0). Y | Т | 2 PA | GE. > | T | ABS | , x | Т | ABS. | ¥ | R | ELAT | IVE | IND | REC | T: | 2. | PAGE | E, Y | 12 | AGCE! | SBOR | i STA | ATUS | \$ | | | |----------|------------------------|------|-----|-----|--------------|------|------|-------|-------|-------------|-------|---------|-------|-----|------------|-------|--------------|----------|-------|----------|---------------|----------|----------|----------|------------|----------|------------|--------|-----|---------|--------------|---------|--------------|-----|--------------|---------------|----------|--------------|---------|---------|-----------|-------|--------------------|--------------------|--------------|-----|---------|--------------| | | INSTRUCTIONS | ┿ | _ | | - | ABS | _ | | ⊢ | _ | _ | ┡- | | _ | Ι., | | <del>,</del> | _ | | -1 | ÷ | _ | - | _ | _ | +- | - | _ | 1 | P n | Ι. | OP | | , | OP | - | - | OP. | _ | _ | 12 | 6 | 5 4 | 3 | -2 | 1 | | NEMON | | MNEMONIC | OPERATION | Ŀ | P · | | _ | | ٢ | • | _ | ٢ | - | OP | n | | OР | ٩ | * | OP | - | _ | OP | - | _ | OP | 1 | <b>↓</b> | - | - | ٠. | + | ┿- | ۳ | <del> </del> | ŀ | <del>-</del> | - | ۲ | ř | Н | ۴ | <u>JN</u> | ı v | | | | | | ADO | | ADC | A+M+C-A (4)(1) | | | | | | - 1 | 3 | | 3 | 2 | | | | | ' | | 61 | | 2 | | - 1 | - 1 | | 4 2 | 3 | • | ı | | | 3 | | 1 | | | - | | | | | | | | | | | | AND | | AND | A ∧ M → A (1) | 25 | 9 | 2 | 2 | | | | | | | ļ | | | 1 | | | 21 | 6 | 2 | 31 | 5 | | 1 | - 1 | - 1 | - I | - 1 | - 1 | " | 1 | 1 | | ' | 1 | | | | | | | | | | | | | ASt | | ASL | C -7 0-0 | 1 | 1 | | ١ | 0E | 6 | 3 | 06 | 5 | 2 | OA | 2 | ١. | 1 | | ļ | | | | li | | ı | 16 | 6 2 | ' [ ' | E 1 | 7 3 | 1 | | 1 | 90 | ١, | 2 | į l | ١ | | ĺ | | ļ | 1. | | | | | | . [ | 8 C C | | всс | BRANCHONC = 0 (2) | ı | | - 1 | ١ | | | | | | | | | ļ | ļ | | i | | | | | ļ | Ţ | - [ | | 1 | 1 | - | ı | 1 | | BO | | | li | | | | Ì | | I. | | | | | | | 8 C S | | BCS | BRANCHONC = 1 (2) | ↓ | 1 | 4 | 4 | _ | _ | L | L. | _ | ╙ | ┞ | ┡ | Ļ., | ļ | L | - | ⊢ | - | Н | Н | ┥ | | + | + | + | + | + | + | ╫ | <del>-</del> | FO | _ | 2 | ┥ | - | Н | ┝ | ┝ | ╁ | †: | | | | | | :† | BEC | | BEO | BRANCHONZ = 1 (2) | L | | ļ | - 1 | | | ļ | 1 | | | İ | | } | 1 | Ì | 1 | ļ | | | | ł | | - [ | Ţ | - | 1 | | | | | 1. | 1. | 1 | H | 1 | 1 | ĺ | l | | ١, | и. м. | ٠., | | | z | | <b>B</b> 1 1 | | віт | AAM | L | 1 | | 1 | 2C | 4 | 3 | 24 | 3 | 2 | Ì | l | | | | | ł | | | | - 1 | 1 | | | ١ | | | | ļ | 1 | 30 | 2 | 2 | Ιĺ | | | i | | | ١. | | ٠. | | | | $\cdot$ | ВМ | | 8 M 1 | BRANCHONN = 1 (2) | | 1 | - | ļ | | | | ] | 1 | | 1 | ļ | 1 | | | | | | | | | - 1 | - [ | | П | - | | | | 1 | 5 | 1 | | | | | Ì | | | ١. | | | | | | | 8 N 6 | | BNE | BRANCH ON Z = 0 (2) | | 1 | 1 | | | | | | ļ | | 1 | | | | i | ļ | 1 | | | | | | | | 1 | 1 | | | 1 | | 100 | 1 | 1 | | | | | Į | İ | ١. | | | | | | $\cdot$ | ВР | | BPL | BRANCH ON N = 0 (2) | 4 | 4 | 4 | - | Н | | ├- | ┡ | ┞- | ļ | ╀ | +- | ┝ | - | 7 | ١, | ┝ | ⊢ | Н | Н | $\dashv$ | + | -+ | + | + | + | + | + | + | + | ╫ | t | †÷ | Н | _ | Н | Т | †- | t | †: | | • 1 | 1 - | . 1 | | 寸 | BR | | BR* | BREAK | 1 | İ | | - | | | l | | 1 | | | - | 1 | 120 | ľ | Ι΄ | | l | | | li | ı | - 1 | | - | | | 1 | | | 50 | 2 | 2 | IJ | | ļ | l | ļ | 1 | 1. | | | | | | - [ | BV | | BVC | BRANCH ON V = D (2) | | ì | ! | | | | l | | ĺ | | l | | ļ | l | İ | | | | | | | - 1 | | - | - | 1 | - [ | ı | | | | 1 2 | i | ll | , | İ | 1 | | | 1. | | | | | | ٠ | B V : | | BVS | BRANCH ON V = 1 (2) | 1 | | i | | | | | | | | | İ | i | 1,8 | 2 | l. | 1 | | | | | : 1 | - \ | | | | - | | 1 | | | | | | | | i | | | 1. | | | | | | ٥ | CL | | CLC | <b>0</b> → C | 1 | 1 | | | | | | | 1 | | 1 | | | D8 | | Ι, | | | 1 | | | | | | - | - | ĺ | - | - | | 1 | 1 | l | | | ŀ | ı | | | 1 | | | . ( | ۰ 0 | | | CLI | | CLD | 0 + 0 | + | 4 | 4 | _ | Н | L | ╁_ | ╄ | - | ⊢ | ╁ | +- | ⊢ | + | +- | + | ┿ | ╁ | - | ╁ | Н | Н | $\dashv$ | -+ | + | + | + | + | + | + | + | +- | † | H | | $\vdash$ | t | | T | 1. | | - | | . ( | , . | ╗ | СL | | CLI | 0 - 1 | 1 | ļ | | | | | | 1 | | | 1 | ĺ | | 58<br>98 | | | | | | | | | 1 | | ĺ | | | | | | | | | | | | | | | 1. | . 0 | | | | | | CL | | CLV | 0 ~ V | | | - ! | | | ١. | | | | | 1 | | | 188 | 2 | [ | | 6 | ١, | ١,, | , | ١, | D5 | 4 | 2 , | OD. | | 3 6 | 9 4 | ١, | , [ | | | | | ĺ | | | 1 | - 1 | N - | | | | · z | c. | CM | | CMP | A = M | | | | | CO | | | | | | 1 | | | | | 1 | ۱۲, | " | ľ | [" | | | | 1 | ٦, | 1 | | Τ | | | | | | | | | | 1 | 1 | Į, | Ν. | | | | · z | c | CP | | £ P X | x - M | - 1 | - 1 | | | EC | | | | | | 1 | | - | 1 | | l | ı | i | | l | | 1 | | | | | | -1 | | 1 | 1 | | 1 | | | | ŀ | | | ŀ | N . | | | | . z | С | CP | | CPY | Y - M | + | 0 | 2 | 2 | CC | | + | C4 | - | + | + | ╁ | +- | ╁ | + | +- | ۲ | + | $\vdash$ | t | Н | H | D6 | 6 | 2 [ | ΣE | , | 3 | + | + | T | $^{\dagger}$ | Τ | П | Г | | Τ | Т | T | 1 | N · | | | | . z | -7 | D€ | | DEC | M = 1 → M | 1 | | - | | CE | ١, | 13 | CE | 1 3 | ' | | İ | Ì | CA | . 2 | ١, | 1 | 1 | ı | 1 | | | | | Ĭ | - | | | - | 1 | 1 | | | ' | ì | ĺ | | | ĺ | | Ν. | | | | . z | . | DE | | DEX | X - 1 → X | 1 | | | | | 1 | 1 | | | İ | 1 | | | | 2 | | [ | | | 1 | 1 | | | | | | | | - | | 1 | ì | | | | | Ĺ | | | ŀ | N - | | | | ·z | $\cdot$ | ÐE | | DEY | Y = 1 - Y | . ]. | | , | ١, | 40 | ١, | 1. | | ١, | ١, | | 1 | | " | 1 | ' | 1 | 6 | 2 | 51 | 5 | ۱, | 55 | | 2 | 50 | | 3 | 59 | : ا ه | 3 | | | | | i | | | 1 | 1 | н. | | • | | . 2 | ٠, | ΕO | | EOR | | " [' | 1 | 2 | , | EE. | | | EE | | | | | İ | | 1 | | 1 | " | ` | 1 | ľ | 1 | | 6 | | | | | | | | 1 | | 1 | 1 | | | | | | N - | | | • | . z | | I N | | INC | M + 1 M | + | - | - | ⊢ | 100 | ť | ۲ | + | +- | ť | ╁ | ┿ | ٠ | - | 2 | ١, | +- | +- | + | t | t | $\vdash$ | Н | $\dashv$ | ┪ | 1 | ┪ | ┪ | 1 | $\top$ | 1 | 1 | 1 | 1 | Г | Т | Т | 1 | Т | Т | N - | $\overline{\cdot}$ | $\overline{\cdot}$ | | · z | $\cdot$ | <b>z</b> | | INX | X + 1 - X<br>Y + 1 - Y | | j | | | 1 | | | | | | | | | | 2 | | | 1 | | ] | | | | . | - 1 | | - [ | | | 1 | | | | 1 | | | | | | | N - | ٠ | | | . 2 | • • • | I N | | INY | | 1 | | | | ١., | 3 | 3 | ļ | 1 | | 1 | 1 | | ľ | - | Г | 1 | | | 1 | 1 | | li | i | - | - | - 1 | 1 | | | | | 1 | 6C | 5 | 1 | | | | - | | • | | | | ٠, | J M | | JMP | JUMP TO NEW LOC | 1 | ì | | | • | 6 | , | 1 | | | 1 | 1 | | 1 | | | | İ | 1 | | İ | | | | - 1 | - 1 | | I | - [ | 1 | | | | 1 | | | | | | 1 | | | • | • | | ٠, | ی د | | JSPI | JUMPSUB<br>M A (1 | . I | 20 | 2 | ļ , | AD | 1 | - 1 | | ١, | ١, | , | | | 1 | İ | } | | 1 6 | , | 91 | 15 | 2 | 85 | 4 | 2 | BD | 4 | 3 | в9 | 4 : | 3 | | | | | 1_ | L | | L | ┙ | N : | | • | • | · 2 | : • | LD | | LDA | M A (1 | -+ | - | 2 | <del>-</del> | AE | - | - | A | | + | ;† | + | 十 | + | + | + | 1 | 1 | ۲ | Ť | | 1 | Г | $\Box$ | 7 | T | ┪ | | BE | 4 | 3T | Т | Т | Т | Г | T | е | 6 4 | 1 | 2 | N · | • | • | • | ٠ 2 | : • | LD | | LDX | | | | | | AC | | | | | | - 1 | | | ı | | | | | 1 | | | 1 | В4 | 4 | 2 | вс | 4 | 3 | | | 1 | | 1 | 1 | | | ı | ĺ | | | N · | • | ٠ | • | · 2 | : - | LD | | LDY | 0 → <u> </u> | " [ | ۱, | - | ľ | | | | | | | - 1 | A 2 | ١, | . 1 | 1 | | l | | } | 1 | | İ | 56 | 6 | 2 | 5E | 7 | 3 | | 1 | ł | ł | 1 | | | | ı | | 1 | 1 | - | • | | | | : cl | ις | | LSR | NDOPERATION | 1 | į | | ļ | " | 1 | 1 | | Ί` | Π. | | | | <u>ا</u> ا | . 2 | , . | | 1 | | 1 | ļ | | ] | | - 1 | - | 1 | - 1 | | | 1 | 1 | | 1 | 1 | 1 | ١ | | 1 | - | | • | ٠ | • | - • | | N Q | | ORA | AVM-A | 1 | nai | , | ١, | 00 | J. | ١. | . | , l | ١. | , [ | | 1 | 1 | | Ì | l | , 6 | 1 2 | ,,1 | 5 | 2 | 15 | 4 | 2 | 10 | 4 | 3 | 19 | 4 | 3 | 1 | l | 1 | | 1 | L | | | | N · | • | • | ٠ | + Z | ٠. | ОП | | PHA | A-Ms S-1+5 | _ | - | ۴ | ۴ | 100 | + | + | + | + | | + | + | + | 41 | 1 3 | , , | - | T | + | Т | $\top$ | Τ | 1 | П | T | 7 | $\neg$ | | T | Т | 1 | Т | | Т | Γ | Τ | T | Ī | Ţ | 1 | | | • | ٠ | ٠. | • • | РН | | PHP | P - Ms S - 1 - 5 | - 1 | | | | 1 | | 1 | | | ĺ | | 1 | | O. | в : | ١. | 1 | 1 | | | - | 1 | | | . [ | ĺ | | ı | | | İ | | | - | 1 | | 1 | | | | | • • | | | | | РН | | PLA | S+1-5 Ms-A | - 1 | | | | | - | 1 | 1 | - | | 1 | ł | | | в 4 | - 1 | | | | 1 | | İ | 1 | H | | - | Ì | - 1 | - [ | ĺ | 1 | ı | - | | | | | 1 | ĺ | | Ν. | | ٠ | ٠ | • 1 | ٠. | PL | | PLP | S+1-S Ms-F | - 1 | | | | | ì | | | 1 | Ĺ | | 1 | | 2 | 8 4 | ١. | 1 | - | | 1 | | ļ | l | | | - 1 | | - 1 | - 1 | | | 1 | | | 1 | | | | 1 | - | | (AE | | | | | PL | | HOL | <u> </u> | | | ļ | | 2E | Ė | s : | 2 | 6 | , ; | 2 2 | A a | . [ | ال | | | | 1 | | L | | | 36 | 6 | _ | 3E | _ | 3 | ┙ | _ | $\perp$ | 1 | Ц. | ┸ | L | 1 | 1 | $\perp$ | 4 | 4 | _ | • • | | | | | PO | | ROR | -ic | + | | - | † | | | | 3 6 | | | 2 6 | | | 1 | T | T | T | Τ | Τ | Г | T | | 76 | 6 | 2 | 7E | 7 | 3 | Ţ | T | I | | - | | | | | | | ı | N . | • • | | | | Į C | RO | | PTI | RTRNINT | ١ | | - | ŀ | | 1 | | | | | | | 1 | 41 | 0 0 | s | | | | | | 1 | l | | | | | ١ | | | | ĺ | | 1 | | | 1 | | | - 1 | | | EST | | | | A T | | RTS | RTRN SUB | ļ | | | 1 | | | | | | | 1 | | ļ | 6 | ۰۱۰ | 5 | | | | | | | 1 | | | | | | | 1 | | | | 1 | | 1 | 1 | | - | ١ | | • • | | | | | A T | | SBC | | ,, ] | E9 | 2 | 2 | Et | o 4 | • | 3 E | 5 | 3 | 2 | | | | 1 | | E | 1 6 | 5 2 | F | 1 5 | 2 | F5 | • | 2 | FD | 4 | 3 | F9 | 4 | 3 | | | | | | | | - | ļ | N, | ٧. | ٠ | • | | (3) | • | | SEC | 1 - C | ١ | | | ļ | 1 | ţ | | | | - | ļ | | 1 | 3 | 8 : | 2 | ۱, | | | 1 | | | ĺ | | | | | l | | - | | - | | | | | 1 | | 1 | 1 | ١. ١ | • | • | : | • | , 1 | SE | | SED | 1 + D | - | | ļ | | - | 1 | 1 | 1 | | | İ | | | F | В | 2 | 1 | | 1 | L | | 1 | 1 | $\perp$ | Ш | Ш | Ш | | $\perp$ | 1 | $\perp$ | 4 | 4 | $\perp$ | 1 | 1 | $\downarrow$ | + | 4 | _ | _ | • • | | | | | SE | | SEI | 1 1 | ┪ | Г | | T | Τ | 1 | 1 | 1 | T | 1 | 1 | T | 1 | 7 | 8 | 2 | īТ | Τ | Т | T | Γ | Γ | Γ | 1 | | | | 1 | | | | 1 | | | 1 | | | ĺ | - [ | ļ | | • • | • | • | 1 | • | SE | | STA | A - M | | İ | | } | 80 | əİ٠ | 4 | з е | 15 | 3 | 2 | ļ | | | ļ | | ŀ | 11 6 | 3 2 | 2 <b> </b> 9- | 1 6 | 2 | 95 | 4 | 2 | 9D | 5 | 3 | 99 | 5 | 3 | | | - | | 1 | ļ | 1 | ١ | 1 | | | • | • | • | • | 1 | | STX | х - м | ļ | ĺ | | | 81 | Ε. | | 3 E | | 3 | 2 | | | | į | | | - | | 1 | | 1 | | 1 | 1 | | | | | | - | - } | | İ | | | ٩ | 16 | 1 | 2 | | • • | • | • | • | · • | ST | | STY | Y + M | | ĺ | | | 80 | z : | 4 | 3 6 | 34 | 3 | 2 | - | - | 1 | | ĺ | - | | | | | | 94 | 4 | 2 | ' | | | | | - | 1 | | - | | - | | | - | | | ٠. | • | • | • | | 1 | | TAX | A-A | | L | | $\perp$ | 1 | | ╛ | ⅃ | 1 | | $\perp$ | _ | | - | _ | 2 | 1 | 1 | 1 | ┸ | 4 | $\perp$ | ╀ | ↓_ | ļ | <b> </b> _ | Ш | L., | Ц | 4 | 4 | 4 | + | + | + | + | + | 4 | 4 | _ | N. | | | | - | _ | TA | | TAY | A-Y | | | Γ | ī | Т | Ţ | T | Т | T | | T | | | 1 | 8 | 2 | ١. | ı | | 1 | | 1 | 1 | | | l | l | | | | - 1 | ١ | - | 1 | | | 1 | | | | N | ٠. | | | | | | | TSX | S-X | | | 1 | | 1 | | 1 | | İ | | - | | 1 | Ł | - 1 | 2 | 1 | - | Į | | 1 | | 1 | | Ĭ | 1 | İ | | ij | | - | | | 1 | 1 | | | | - [ | | N | | • | | : | - | 7 S | | TXA | x - A | | | | | | 1 | | | | - | Į | | | - 1 | | - 1 | 1 | | | | | | | - | - | | | | | - 1 | J | - | - | 1 | 1 | | | Ţ | - 1 | | ١ | | • | | | _ | | | TXS | x -s | | | į | | | i | | | | 1 | 1 | - | Ì | - 1 | | - 1 | ١. | | | | İ | | 1 | | 1 | 1 | | | | - | 1 | | | | 1 | | 1 | 1 | 1 | | | ٠. | | | | | T X | | TYA | Y - A | | | 1 | | 1 | Ĺ | | | $\perp$ | | ┙ | L | | 1 | 96 | 2 | , | Ц. | ⅃ | 1 | L | L | L | | L | L | | Ц. | | | | L | | | L | $\perp$ | | ⅃ | $\perp$ | _ | I N | • • | <u> </u> | _ | _ | | | | | ADD 1 | | | | | | | | | | | | | | _ | | | | | | 1 | | × | | INDE | x ) | I | | | | | | | | | • | | DD | | | | | | м, | | | _ | BIT? | | | (2) ADD 1<br>ADD 2 | TO | N | IF | BH. | ANC | ЭНО | 200 | UR | STO | SA | ME | PAG | E | .GF | | | | | | | | ¥ | | INDE | | | | | | | | | | - SUBTRACT | | | | | | | | M | м, | | | ORY | BIT 6 | | ì | ADD 2<br>(3) CARRY | | | | | | | , | ,UK | <i>,</i> 10 | us# | + 5 | 12.14 | | -05 | | | | | | 1 | | A | | AGC<br>MEN | | | | | | | | | | Λ<br>V | Λ AND<br>V OR | | | | | • | , | | | CYCL<br>Syte | | | | | - | .d. ISIND | EC | 144 | | sor | SE 2 | FI | AG | 15 11 | .VA | LID | | | | | | | | | | | | M | | MEN<br>MEN | | | | | | | | 1.55 | | ` | | _ | n<br>XCL | usi | VE: | ÓЯ | | _ | | | | | | | 1 | ACCU | MUI | AT | ΟR | MU | IST | BE ( | СН | CK | ED F | OR | ZEF | 10 R | ESL | JLT | | | | | | - 1 | | 741 | 4 | C TV | ·UR | | 3 | | | | | | | | | | | | | | | _ | _ | | | _ | | ### APPENDIX C — SYSTEM SPECIFICATIONS #### **MAXIMUM RATINGS\*** | Parameter | Symbol | Value | Unit | |---------------------------------------------------|-----------------------------------|------------------------------------------------------------|------| | Supply Voltage | V <sub>CC</sub> , V <sub>RR</sub> | -0.3 to +7.0 | Vdc | | Input Voltage | V <sub>IN</sub> | - 0.3 to + 7.0 | Vdc | | Operating Temperature<br>Commercial<br>Industrial | T <sub>A</sub> | T <sub>L</sub> to T <sub>H</sub><br>0 to +70<br>-40 to +85 | °C | | Storage Temperature | T <sub>STG</sub> | -55 to +150 | °C | \*NOTE: Stresses above those listed may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in other sections of this document is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### DC CHARACTERISTICS $(V_{CC} = 5.0V \pm 10\% \text{ for R6500/1, } V_{CC} = 5.0V \pm 5\% \text{ for R6500/1A, } V_{RR} = V_{CC}; V_{SS} = 0V; T_A = 0^{\circ} \text{ to } 70^{\circ}\text{C, unless otherwise specified)}$ | Parameter | Symbol | Min | Typ¹ | Max | Unit | Test Conditions | |---------------------------------------------------------------------------|-------------------|-----------------------|----------|-----------------|------|---------------------------------------------------------| | RAM Standby Voltage (Retention Mode) | V <sub>RR</sub> | 3.5 | _ | V <sub>cc</sub> | V | | | RAM Standby Current (Retention Mode)<br>Commercial<br>Industrial | I <sub>RR</sub> | _ | 10<br>12 | | mA | | | Input High Voltage<br>All Except XTLI<br>XTLI | V <sub>IH</sub> | + 2.0<br>+ 4.0 | | V <sub>cc</sub> | V | | | Input Low Voltage | V <sub>IL</sub> | - 0.3 | | + 0.8 | V | | | Input Leakage Current<br>RES, NMI | I <sub>IN</sub> | _ | ± 1.0 | ± 2.5 | μΑ | V <sub>IN</sub> = 0 to 5.0V | | Input Low Current | I <sub>IL</sub> | _ | - 1.0 | - 1.6 | mA | V <sub>IL</sub> = 0.4V | | Output High Voltage | V <sub>OH</sub> | +2.4 | _ | _ | V | $I_{LOAD} = -100 \mu$ $V_{CC} = 4.75 V$ | | Output High Voltage (CMOS) | V <sub>CMOS</sub> | V <sub>CC</sub> - 30% | _ | _ | V | V <sub>CC</sub> = 4.75V | | Output Low Voltage | V <sub>OL</sub> | _ | _ | + 0.4 | ٧ | $V_{CC} = 4.75V$ $I_{LOAD} = 1.6 \text{ mA}$ | | /O Port Pull-Up Resistance<br>PA0-PA7, PB0-PB7, PC0-PC7,<br>PD0-PD7, CNTR | RL | 3.0 | 6.0 | 11.5 | Kohm | | | Output High Current (Sourcing) | Юн | -100 | | | μΑ | V <sub>OUT</sub> = 2.4V | | Output Low Current (Sinking) | l <sub>OL</sub> | 1.6 | _ | _ | mA | V <sub>OUT</sub> = 0.4V | | nput Capacitance<br>XTLI, XTLO<br>PA, PB, PC, PD, CNTR | C <sub>IN</sub> | _ | | 50<br>10 | pF | $T_A = 25^{\circ}C$ $V_{IN} = 0V$ $f = 1.0 \text{ MHz}$ | | Output Capacitance (Three-State Off) | C <sub>OUT</sub> | _ | _ | 10 | pF | $T_A = 25^{\circ}C$ $V_{IN} = 0V$ $f = 1.0 \text{ MHz}$ | | Power Dissipation (Outputs High) | PD | _ | 600 | 990 | mW | V <sub>CC</sub> = +5.5V | #### Notes: 1. Typical values measured at $T_A = 25$ °C and $V_{CC} = 5.0$ V. 2. Negative sign indicates outward current flow, positive indicates inward flow. AC CHARACTERISTICS ( $V_{CC}$ = 5V ±10% for R6500/1, $V_{CC}$ = 5V ±5% for R6500/1A) | | | 1 N | lHz | 2 N | lHz | | |------------------------------------------------|-------------------|-------|-----|-------|-----|------| | Parameter | Symbol | Min | Max | Min | Max | Unit | | XTLI Input Clock Cycle Time | T <sub>cyc</sub> | 0.500 | 5.0 | 0.250 | 5.0 | μsec | | internal Write to Peripheral Data Valid (TTL) | T <sub>PDW</sub> | 1.0 | | 0.5 | | μsec | | Internal Write to Peripheral Data Valid (CMOS) | T <sub>CMOS</sub> | 2.0 | | 1.0 | | μsec | | Peripheral Data Setup Time | T <sub>PDSU</sub> | 400 | | 200 | | nsec | | Count and Edge Detect Pulse Width | Tpw | 1.0 | | 0.5 | | µsес | #### **PACKAGE DIMENSIONS** #### R6500/1 #### **One-Chip Microcomputer** #### **PACKAGE DIMENSIONS** T-49-19-05 7-49 -19 -59 ROCKWELL INTL/ SC PDTS 91 **Microprocessor Emulator Device** R6500/1E i #### **PACKAGE DIMENSIONS** R6500/1EC 64-PIN DIP CERAMIC 10° MAX DENOTES PIN NO. 1 .800 NOM .900 пом (20.03 MM) (22.86 MM) .050 NOM (1.27 MM) 3.235 (82.17 MM) .070 (1.78 MM) .080 (2.03 MM) .028 (.71 MM) .032 (.81 MM) .120 MIN (3.05 MM) .015 (.38 MM) .019 (.48 MM) - LEADS .100 ஓ TO ஓ (2.54 MM) NOTE: PIN NO. 1 IS IN LOWER LEFT CORNER WHEN SYMBOLIZATION IS IN NORMAL ORIENTATION #### R6500/1EB and R6500/1EAB Backpack Emulator T-49 -19-59 #### PACKAGE DIMENSIONS