Data Sheet February 1999 File Number 2225.2 # -4.0A, -200V, 0.800 Ohm, P-Channel Power MOSFET This P-Channel enhancement mode silicon gate power field effect transistor is an advanced power MOSFET designed, tested, and guaranteed to withstand a specified level of energy in the breakdown avalanche mode of operation. All of these power MOSFETs are designed for applications such as switching regulators, switching converters, motor drivers, relay drivers, and drivers for high power bipolar switching transistors requiring high speed and low gate drive power. These types can be operated directly from integrated circuits. Formerly developmental type TA17512. ### **Ordering Information** | PART NUMBER | PACKAGE | BRAND | |-------------|----------|----------| | IRFF9230 | TO-205AF | IRFF9230 | NOTE: When ordering, use the entire part number. ### **Features** - -4.0A, -200V - $r_{DS(ON)} = 0.800\Omega$ - Single Pulse Avalanche Energy Rated - · SOA is Power Dissipation Limited - · Nanosecond Switching Speeds - · Linear Transfer Characteristics - · High Input Impedance ### Symbol # **Packaging** ### JEDEC TO-205AF ### IRFF9230 # **Absolute Maximum Ratings** $T_C = 25^{\circ}C$ , Unless Otherwise Specified | | IRFF9230 | UNITS | |---------------------------------------------------------|------------|-------| | Drain to Source Voltage (Note 1)V <sub>DS</sub> | -200 | V | | Drain to Gate Voltage ( $R_{GS} = 20k\Omega$ ) (Note 1) | -200 | V | | Continuous Drain Current | -4.0 | Α | | Pulsed Drain Current (Note 3) | -16 | Α | | Gate to Source Voltage | ±20 | V | | Maximum Power Dissipation | 25 | W | | Dissipation Derating Factor | 0.2 | W/oC | | Single Pulse Avalanche Energy Rating (Note 4) | 500 | mJ | | Operating and Storage Temperature | -55 to 150 | οС | | Maximum Temperature for Soldering | | | | Leads at 0.063in (1.6mm) from Case for 10s | 300 | °С | CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. ### NOTE: 1. $T_J = 25^{\circ}C$ to $125^{\circ}C$ . # $\textbf{Electrical Specifications} \hspace{0.5cm} \textbf{T}_{C} = 25^{o}\text{C, Unless Otherwise Specified}$ | PARAMETER | SYMBOL | TEST CON | DITIONS | MIN | TYP | MAX | UNITS | |-------------------------------------------------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|------|-----|-------|-------| | Drain to Source Breakdown Voltage | BV <sub>DSS</sub> | $I_D = -250\mu A$ , $V_{GS} = 0V$ , (Figure 10) | | -200 | - | - | V | | Gate Threshold Voltage | V <sub>GS(TH)</sub> | $V_{GS} = V_{DS}, I_{D} = -250 \mu A$ | | -2 | - | -4 | V | | Zero Gate Voltage Drain Current | I <sub>DSS</sub> | $V_{DS}$ = Rated BV <sub>DSS</sub> , $V_{GS}$ = 0V<br>$V_{DS}$ = 0.8 x Rated BV <sub>DSS</sub> , $V_{GS}$ = 0V, $T_{C}$ = 125°C | | - | - | -25 | μА | | | | | | - | - | -250 | μΑ | | On-State Drain Current (Note 2) | I <sub>D(ON)</sub> | $V_{DS} > I_{D(ON)} \times r_{DS(ON)MAX}, V_{GS} = -10V$ | | -4.0 | - | - | Α | | Gate to Source Leakage Current | I <sub>GSS</sub> | $V_{GS} = \pm 20V$ | | - | - | ±100 | nA | | Drain to Source On Resistance (Note 2) | r <sub>DS(ON)</sub> | I <sub>D</sub> = -2.0A, V <sub>GS</sub> = -10V, (Figures 8, 9) | | - | 0.5 | 0.800 | Ω | | Forward Transconductance (Note 2) | 9fs | V <sub>DS</sub> > I <sub>D(ON)</sub> x r <sub>DS(ON)MAX</sub> | (, I <sub>D</sub> = -2.0A, (Figure 12) | 2.2 | 3.5 | - | S | | Turn-On Delay Time | t <sub>d(ON)</sub> | $\begin{split} &V_{DD} = 0.5 BV_{DSS}, I_D \approx \text{-}4.0 \text{A}, R_G = 9.1 \Omega, \\ &R_L = 2.5 \Omega \text{ for } BV_{DSS} = \text{-}200 \text{V} \\ &R_L = 18.7 \Omega \text{ for } BV_{DSS} = \text{-}150 \text{V} \\ &(\text{Figures 17, 18) MOSFET Switching Times are} \\ &Essentially Independent of Operating} \\ &\text{Temperature} \end{split}$ | | - | 30 | 50 | ns | | Rise Time | t <sub>r</sub> | | | - | 50 | 100 | ns | | Turn-Off Delay Time | t <sub>d(OFF)</sub> | | | - | 50 | 100 | ns | | Fall Time | t <sub>f</sub> | | | - | 40 | 80 | ns | | Total Gate Charge<br>(Gate to Source + Gate to Drain) | Q <sub>g(TOT)</sub> | V <sub>GS</sub> = -10V, I <sub>D</sub> = -4.0A, V <sub>DS</sub> = 0.8 x Rated BV <sub>DSS</sub> , I <sub>G(REF)</sub> = -1.5mA, (Figures 14, 19, 20) Gate Charge is Essentially Independent of Operating Temperature | | - | 31 | 45 | nC | | Gate to Source Charge | Q <sub>gs</sub> | | | - | 18 | - | nC | | Gate to Drain "Miller" Charge | Q <sub>gd</sub> | | | - | 13 | - | nC | | Input Capacitance | C <sub>ISS</sub> | V <sub>DS</sub> = -25V, V <sub>GS</sub> = 0V, f = 1MHz, (Figure 11) | | - | 550 | - | pF | | Output Capacitance | C <sub>OSS</sub> | | | - | 170 | - | pF | | Reverse Transfer Capacitance | C <sub>RSS</sub> | | | - | 50 | - | pF | | Internal Drain Inductance | L <sub>D</sub> | Measured From the Drain<br>Lead, 5mm (0.2in) From<br>Package to Center of Die | Modified MOSFET<br>Symbol Showing the In-<br>ternal Devices | - | 5.0 | - | nH | | Internal Source Inductance | L <sub>S</sub> | Measured From the Source<br>Lead, 5mm (0.2in) From<br>Header to Source Bonding<br>Pad | Inductances G ELD ELS S | - | 15 | - | nH | | Thermal Resistance Junction to Case | $R_{ heta JC}$ | | | - | - | 5.0 | °C/W | | Thermal Resistance<br>Junction to Ambient | $R_{\theta JA}$ | Typical Socket Mount | | - | - | 175 | °C/W | ### **Source to Drain Diode Specifications** | PARAMETER | SYMBOL | TEST CONDITIONS | | TYP | MAX | UNITS | |----------------------------------------|-----------------|----------------------------------------------------------------------|---|-----|------|-------| | Continuous Source to Drain Current | I <sub>SD</sub> | Modified MOSFET Symbol | - | - | -4.0 | А | | Pulse Source to Drain Current (Note 3) | I <sub>SM</sub> | Showing the Integral Reverse P-N Junction Rectifier | | - | -16 | A | | Source to Drain Diode Voltage (Note 2) | V <sub>SD</sub> | $T_C = 25^{\circ}C$ , $I_{SD} = -4.0A$ , $V_{GS} = 0V$ , (Figure 13) | | - | -1.5 | V | | Reverse Recovery Time | t <sub>rr</sub> | $T_J = 150^{\circ}C$ , $I_{SD} = -4.0A$ , $dI_{SD}/dt = 100A/\mu s$ | | 400 | - | ns | | Reverse Recovery Charge | Q <sub>RR</sub> | $T_J = 150^{\circ}C$ , $I_{SD} = -4.0A$ , $dI_{SD}/dt = 100A/\mu s$ | - | 2.6 | - | μC | #### NOTES: - 2. Pulse test: pulse width $\leq 300 \mu s,$ duty cycle $\leq 2\%.$ - 3. Repetitive rating: pulse width limited by maximum junction temperature. See Transient Thermal Impedance curve (Figure 3). - 4. $V_{DD}$ = 50V, starting $T_J$ = 25°C, L = 46.9mH, $R_G$ = 25 $\Omega$ , peak $I_{AS}$ = 4.0A (Figures 15, 16). # Typical Performance Curves Unless Otherwise Specified FIGURE 1. NORMALIZED POWER DISSIPATION vs CASE TEMPERATURE FIGURE 2. MAXIMUM CONTINUOUS DRAIN CURRENT vs CASE TEMPERATURE FIGURE 3. NORMALIZED TRANSIENT THERMAL IMPEDANCE ### Typical Performance Curves Unless Otherwise Specified (Continued) FIGURE 4. FORWARD BIAS SAFE OPERATING AREA FIGURE 6. SATURATION CHARACTERISTICS NOTE: Heating effect of 2µs pulse is minimal. FIGURE 8. DRAIN TO SOURCE ON RESISTANCE vs GATE VOLTAGE AND DRAIN CURRENT FIGURE 5. OUTPUT CHARACTERISTICS FIGURE 7. TRANSFER CHARACTERISTICS FIGURE 9. NORMALIZED DRAIN TO SOURCE ON RESISTANCE vs JUNCTION TEMPERATURE ## Typical Performance Curves Unless Otherwise Specified (Continued) FIGURE 10. NORMALIZED DRAIN TO SOURCE BREAKDOWN VOLTAGE vs JUNCTION TEMPERATURE FIGURE 11. CAPACITANCE vs DRAIN TO SOURCE VOLTAGE FIGURE 12. TRANSCONDUCTANCE vs DRAIN CURRENT FIGURE 13. SOURCE TO DRAIN DIODE VOLTAGE FIGURE 14. GATE TO SOURCE VOLTAGE vs GATE CHARGE ## Test Circuits and Waveforms FIGURE 15. UNCLAMPED ENERGY TEST CIRCUIT FIGURE 16. UNCLAMPED ENERGY WAVEFORMS FIGURE 17. SWITCHING TIME TEST CIRCUIT FIGURE 18. RESISTIVE SWITCHING WAVEFORMS FIGURE 19. GATE CHARGE TEST CIRCUIT FIGURE 20. GATE CHARGE WAVEFORMS All Intersil semiconductor products are manufactured, assembled and tested under ISO9000 quality systems certification. Intersil semiconductor products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see web site http://www.intersil.com # Sales Office Headquarters **NORTH AMERICA** Intersil Corporation P. O. Box 883, Mail Stop 53-204 Melbourne, FL 32902 TEL: (407) 724-7000 FAX: (407) 724-7240 **EUROPE** Intersil SA Mercure Center 100, Rue de la Fusee 1130 Brussels, Belgium TEL: (32) 2.724.2111 FAX: (32) 2.724.22.05 **ASIA** Intersil (Taiwan) Ltd. 7F-6, No. 101 Fu Hsing North Road Taipei, Taiwan Republic of China TEL: (886) 2 2716 9310 FAX: (886) 2 2715 3029