### Contents | Page | Section | Title | |------|---------|---------------------------------------------------------------------------| | 4 | 1. | Introduction | | 4 | 1.1. | Features | | • | • | Handanan Barasintian | | 6 | 2. | Hardware Description | | 7 | 2.1. | General Information | | 7 | 2.2. | Universal Serial Bus (USB) | | 7 | 2.2.1. | Transceiver | | 7 | 2.2.2. | USB Interface | | 7 | 2.2.3. | Microcontroller | | 7 | 2.3. | GPIO " " " | | 8 | 2.3.1. | GPIO port configurations | | 9 | 2.4. | General Purpose Timer | | 10 | 2.5. | Audio Interface | | 10 | 2.5.1. | Audio Streaming Interface | | 10 | 2.5.2. | Audio Control Interface | | 10 | 2.5.3. | Serial Data Output | | 10 | 2.5.4. | Direct Streaming | | 10 | 2.5.5. | Microcontroller Streaming | | 11 | 2.6. | The UAC 355xB Serial Audio Interfaces | | 11 | 2.6.1. | Synchronous I <sup>2</sup> S Input/Output | | 11 | 2.6.2. | Asynchronous I <sup>2</sup> S input | | 11 | 2.6.3. | Asynchronous I <sup>2</sup> S input with optional I <sup>2</sup> S output | | 12 | 2.7. | Power Supply | | 12 | 2.8. | I <sup>2</sup> C Bus Interface | | 12 | 2.8.1. | I <sup>2</sup> C Master | | 12 | 2.8.2. | I <sup>2</sup> C Slave | | 13 | 2.9. | Microphone and Line Input | | 15 | 2.10. | Analog Output | | 15 | 2.10.1. | Digital-to-Analog Converters | | 15 | 2.10.2. | Analog Filter | | 15 | 2.10.3. | Analog Volume | | 15 | 2.10.4. | Line-out/Headphone Amplifier | | 15 | 2.10.5. | Subwoofer Output | | 16 | 2.11. | Special I/O | | 16 | 2.11.1. | SOF (Start of Frame) | | 16 | 2.11.2. | SEN (Suspend Enable) | | 16 | 2.11.3. | Suspend | | 16 | 2.11.4. | Reset | | 16 | 2.12. | Clock System | | .0 | | Olook Oyotom | 2 # Contents, continued | Page | Section | Title | |------|---------|---------------------------------------------------| | 17 | 3. | Audio Processing | | 18 | 3.1. | DSP Loop | | 18 | 3.2. | Automatic Gain Control | | 18 | 3.3. | Quasi-Peak | | 18 | 3.4. | Bass Control | | 18 | 3.5. | Treble Control | | 19 | 3.6. | Parametric Equalizer | | 19 | 3.7. | Volume, Mute, and Balance Control | | 19 | 3.8. | Subwoofer Output and Bass Management | | 20 | 3.9. | Micronas Dynamic Bass (MDB) | | 20 | 3.9.1. | Dynamic Amplification | | 20 | 3.9.2. | Adding Harmonics | | 21 | 4. | Firmware | | 22 | 4.1. | Features | | 22 | 4.2. | Device Descriptor | | 22 | 4.3. | Configuration Descriptor | | 24 | 4.3.1. | Audio Class Requests | | 25 | 4.4. | Vendor-Specific Requests | | 25 | 4.4.1. | Bootloader | | 27 | 5. | Specifications | | 27 | 5.1. | Outline Dimensions | | 29 | 5.2. | Pin Connections and Short Descriptions | | 32 | 5.3. | Pin Descriptions | | 32 | 5.3.1. | Power Supply Pins | | 32 | 5.3.2. | Analog Audio Pins | | 33 | 5.3.3. | Interface Pins | | 33 | 5.3.4. | Other Pins | | 34 | 5.4. | Pin Configuration | | 35 | 5.5. | Pin Circuits | | 37 | 5.6. | Electrical Characteristics | | 37 | 5.6.1. | Absolute Maximum Ratings | | 38 | 5.6.2. | Recommended Operating Conditions | | 40 | 5.6.3. | Characteristics | | 46 | 5.6.4. | I <sup>2</sup> S Interface Timing Characteristics | | 48 | 6. | UAC 355xB Applications | | 48 | 6.1. | Recommended Low-Pass Filters for Analog Outputs | | 48 | 6.2. | External Clocking via XTI | | 49 | 6.3. | Typical Applications | | 52 | 7. | Data Sheet History | #### Universal Serial Bus (USB) Codecs #### 1. Introduction UAC 355xB is Micronas' new USB audio IC family. It contains a high-performance stereo audio ADC/DAC, digital serial interfaces, and an additional DAC channel for the subwoofer signal. The audio ADC with direct microphone and line input makes the UAC 355xB the ideal solution for all kinds of USB codec applications. This includes the replacement of analog sound cards in PCs. Integrated headphone amplifiers allow direct headphone connection. Therefore, the IC can be employed as a single-chip headset solution without an extra power supply (buspowered). Apart from the standard audio processing, such as volume, bass, and treble, the UAC 355xB offers a programmable 5-band parametric equalizer for correcting the frequency response of the applied speaker. Adjustable dynamic low-frequency processing for the subwoofer channel leads to a reduced number of external analog components. Internal sampling rate converters offer high flexibility in handling all sampling rates for USB upstream and downstream independently. The codec function of the UAC 355xB is extended by additional interfaces like I<sup>2</sup>S, allowing all kinds of digital audio processing systems to be connected to the USB (e.g., Dolby Digital or MP3 decoding chips, such as DPL 4519G, MAS 3528E, or MAS 35x9F). General-purpose inputs and outputs connect the UAC 355xB to peripheral hardware, such as buttons, keyboards, LEDs, etc. Via I<sup>2</sup>C, more complex peripherals, such as LCD displays can be controlled; and the UAC 355xB itself can be remote-controlled via I<sup>2</sup>C in non-USB environments. All in all, the IC is designed as the ideal connecting matrix between USB, analog and digital audio input and output, home stereo, compressed audio, and all kinds of human interface devices. Many functions are adjustable to the customer's needs. Moreover, complete firmware-plug-in download functionality of the onchip microcontroller turns the UAC 355xB into a customer-specific IC. Micronas supplies standard ROM firmware based on the USB Composite Class, Audio Class, and HID Class, one for general codec applications and one firmware for headset applications. Apart from the basic versions UAC3554/3555B with Micronas' standard firmware, there is an emulator version UAC 3556B, which contains an 8 KB program RAM in addition to the program ROM. This version can be used for firmware development, prototyping or small quantity production. Table 1-1: Members of the UAC 355xB Family | Version | Description | |-----------|--------------------------------------------------------| | UAC 3554B | USB headset | | UAC 3555B | USB codec | | UAC 3556B | USB codec – emulator version with internal program RAM | #### 1.1. Features - single-chip, USB specification 2.0 compliant, stereo audio A/D and D/A converter - supports 8/16-bit mono/stereo recording and up to 24-bit playback - supports streaming of compressed audio (Dolby Digital, MP3) to external decoder - Vendor Identification and Device Configuration with external EEPROM - bus-powered and self-powered mode possible - remote wake-up - 12 general-purpose I/O pins with HID support - I<sup>2</sup>S input/output interface - independent adaptive sample rates of 6.4 to 48 kHz for USB recording and playback (enhanced full duplex) - audio baseband control: bass, treble, loudness, volume, balance, and mute - dynamic bass management (Micronas Dynamic Bass (MDB) - digital speaker equalizer (5-band parametric equalizer) - adjustable digital active crossover filter for subwoofer - THD better than –90 dB and SNR of typically 96 dB for D/A converters - THD better than –90 dB and SNR of typically 92 dB for A/D converters - power supply rejection ratio >95 dB for analog outputs - integrated low-power stereo headphone amplifier - subwoofer output - I<sup>2</sup>C interface (master/slave) - customized firmware extensions with plug-ins possible Fig. 1-1: Block diagram of the UAC 355xB Fig. 1-2: System application diagram 5 ### 2. Hardware Description Fig. 2–1: Detailed block diagram of the UAC 355xB #### 2.1. General Information This description summarizes all hardware platform capabilities of the UAC 355xB. The function of a certain application, however, is defined in the microcontroller's firmware. This is explained in Section 4. "Firmware" on page 21 for the standard codec and headset firmware. The basic functions (playback, recording, audio control, HID) of the UAC 355xB can entirely be used by any USB operating system without additional drivers. However, the IC offers far more functionality if vendor-specific controlling or download code is used. With external I<sup>2</sup>C controlling, the IC can even work as an audio codec in a non-USB environment. The use of this complete functionality is not described in the standard data sheet and can be found in separate application notes (www.micronas.com). A detailed block diagram of the UAC 355xB is depicted in Fig. 2–4. The functions of the blocks are explained in the following sections. #### 2.2. Universal Serial Bus (USB) #### 2.2.1. Transceiver The differential input transceiver is used to handle the USB data signal according to the full-speed (12 MB/s) USB driver characteristics (USB SPEC 2.0). This block is supplied by an internal voltage regulator. The internal pull-up resistor on the D+ line, indicating that the UAC 355xB is connected to the USB bus, can be switched on and off by firmware. #### 2.2.2. USB Interface The USB interface does all the low-level USB protocol handling, such as NRZI coding, bit stuffing and CRC computation. A receiver/transceiver logic handles the data traffic between the USB bus and the microcontroller memory. ### 2.2.3. Microcontroller The microcontroller is an 8-bit RISC controller which handles the Chapter-9 processing and the decoding of class and vendor-specific USB requests. Detailed information is available in a separate document. The basic configuration is: - 2 KB RAM - 12 KB ROM In addition to that, the UAC 3556B has an 8 KB RAM, which can be used instead of the lower 8 KB ROM for emulation purposes or as a RAM extension to the standard 2 KB RAM. In the emulation mode, the UAC 3556B loads the 8 KB RAM via I<sup>2</sup>C from an external EEPROM, disables the lower 8 KB ROM after that, and restarts the microcontroller, executing the code from RAM. Another part of the RAM is reserved for download plug-ins. This is available in both UAC 3554B and UAC 3556B, and allows the addition of smaller portions of code to the basic firmware for extended functions or workarounds, if necessary. One example is adding extra functions to the GPIO pins, like control of external components via USB. Downloading of the plug-in can be done either from the USB host with an extra driver or from an external I<sup>2</sup>C EEPROM. #### 2.3. GPIO There are two groups of different types of GPIOs: - Input and output pins: GPIO[0...11] - Control pins: RD, STRB Fig. 2-2: UAC 355xB parallel interface timing (read) Fig. 2-3: UAC 355xB parallel interface timing (write) The port pins can also be set into different electrical states: - weak or strong driver strength - output or tristate - internal pull-down on or off There are two GPIO pins with special alternate functions (see Table 2–1) - GPIO[10] Start Timer - GPIO[11] PWM Output A description of these functions can be found in Section 2.4. "General Purpose Timer" on page 9. ### 2.3.1. GPIO port configurations The UAC 355xB can set the GPIO port into different configurations. ### Standard mode In this mode the GPIO[0...11] pins are used as normal I/O pins, which can be set or read from the microcontroller. #### Address mode In this mode the GPIO pins can be used in a memory mapped fashion. There is a 16-Byte range of the microcontrollers address space which is transparent to the GPIOs. GPIO[0...7] are mapped to the data bus and GPIO[8...11] are mapped to the lower four bits of the address bus. Table 2-1: GPIO port configurations | Pin name | Standard mode | Address mode | |----------|---------------|---------------------------------------------------------------------------------------| | GPIO[0] | Generic I/O | Generic parallel I/O | | GPIO[1] | Generic I/O | Generic parallel I/O | | GPIO[2] | Generic I/O | Generic parallel I/O | | GPIO[3] | Generic I/O | Generic parallel I/O | | GPIO[4] | Generic I/O | Generic parallel I/O | | GPIO[5] | Generic I/O | Generic parallel I/O | | GPIO[6] | Generic I/O | Generic parallel I/O | | GPIO[7] | Generic I/O | Generic parallel I/O | | GPIO[8] | Generic I/O | Addr [0] | | GPIO[9] | Generic I/O | Addr [1] | | GPIO[10] | - Generic I/O | Addr [2] | | | - Start timer | | | GPIO[11] | - Generic I/O | Addr [3] | | | - PWM out | | | RD | no function | Shows I/O direction Read (high level) input Write (low level) output - timing diagram | | STRB | no function | Strobe pulse, marks valid data | # 2.4. General Purpose Timer The UAC 355xB audio codec family incorporates a timer. It is a 16-bit counter with clock prescaler. The clock runs at 12 MHz. The prescaler can be set to divide by 1 to 256. The current value of the counter can always be read back. The timer initiates interrupts on reaching the count value MaxA. The UAC 355xB can start the timer with a "high" level on GPIO[10]. The timer can be switched to PWM generation to configure GPIO[11] as PWM output. The structure of the timer is shown in Fig. 2–4. The PWM output and timer frequencies can be calculated as shown in Figure 2–5. Fig. 2-4: Timer structure Timer frequency: Tclk = 12 MHz / Prescale PWM frequency: PWM = Tclk / (MaxA + MaxB) Fig. 2-5: PWM timing ### 2.5. Audio Interface ### 2.5.1. Audio Streaming Interface The audio streaming interface directly connects the USB interface to the APU in order to transmit the digital audio data in both directions for playback and record. The following data formats are supported: Table 2-2: Audio Formats | Playback | Record | | |---------------|---------------|--| | 16-bit MONO | 8-bit MONO | | | 16-bit STEREO | 16-bit MONO | | | 24-bit STEREO | 16-bit STEREO | | #### 2.5.2. Audio Control Interface The Audio Control Interface links the microcontroller to the APU and is used to initialize the APU and to transmit audio-related USB control data, such as volume setting, tone control etc. The Audio Control Interface supports full access to all APU registers via the microcontroller. #### 2.5.3. Serial Data Output Used Pins: USBCLK, USBDAT This interface provides a data path for transferring compressed audio to peripheral ICs, such as Micronas' Dolby Digital decoder MAS 3528E or to an MP3 decoder, e.g., the MAS 3507D or MAS 3509F. This works independently from the normal USB playback. The audio format on the USB-OUT pins is burst I<sup>2</sup>S. **Note:** If this interface is used, the "Asynchronous I<sup>2</sup>S input with optional I<sup>2</sup>S output" is not available and vice versa. This interface operates in different modes: #### 2.5.4. Direct Streaming In this mode, there is no preprocessing of the timing, i.e., the data on USBDAT are in phase with the 12 MHz data on the USB bus, which are sent to a specific endpoint. This can be bulk or isochronous data. The data appear as they are sent on the USB bus. ### 2.5.5. Microcontroller Streaming In this mode, the microcontroller copies the data from the RAM to a shift register, which is connected to the USBDAT pin. The shift clock can be programmed between 6 MHz and 750 kHz and appears on USB-CLK pin. ### 2.6. The UAC 355xB Serial Audio Interfaces Used Pins: DAO, DAI, WSI, CLI, USBDAT, USBCLK The UAC 3556B offers two digital serial interfaces (I2S). They are directly connected to the APU. The I<sup>2</sup>S interfaces operate in 16-bit or 32-bit mode. The master clock (MCLK) is programmable to 18.432 MHz, 24.576 MHz or 36.864 MHz. Delayed word strobe or standard I<sup>2</sup>S format can be selected via the programmable delay bit. Word strobe polarity is programmable, too. Detailed timing diagrams can be found in Section 5.6.4. "I<sup>2</sup>S Interface Timing Characteristics" on page 46. ### 2.6.1. Synchronous I<sup>2</sup>S Input/Output Used Pins: DAO, DAI, WSI, CLI In this mode, the UAC 355xB is master on the I<sup>2</sup>S, i.e, it generates WSI and CLI for a fixed 48 kHz sampling rate. External I<sup>2</sup>S sources must deliver data synchronous to the output. Fig. 2–6: Synchronous I<sup>2</sup>S Input/Output ### 2.6.2. Asynchronous I<sup>2</sup>S input Used Pins: DAI, WSI, CLI In this mode the UAC 355xB is slave, i.e., asynchronous input is possible at a sampling rate range from 6.4 kHz to 48 kHz. The external I<sup>2</sup>S source provides DAI, WSI, and CLI Fig. 2-7: Asynchronous I<sup>2</sup>S input # 2.6.3. Asynchronous I<sup>2</sup>S input with optional I<sup>2</sup>S output **Used Pins:** Output: USBDAT, USBCLK, USBWSO Input: WSI, CLI, DAI In this mode the I<sup>2</sup>S burst interface pins USBDAT, USBCLK and USBWSO can be used for synchronous I<sup>2</sup>S output (if the burst interface is not used), as described in Figure 2.6.1. The I<sup>2</sup>S input pins WSI, CLI, DAI, however, operate asynchronously as described in Figure 2.6.2. **Fig. 2–8:** Asynchronous I<sup>2</sup>S input with optional I<sup>2</sup>S output #### 2.7. Power Supply The UAC3554/6B has on-chip voltage regulators providing the optimal supply voltages for the analog and digital sections, thus allowing to power the IC by the USB Bus supply lines, as well as from external supply. They also serve to reduce cross-talk and EMI. For stable operation, all regulators need external capacitors. ### The regulators are: - 1. VREG: - 3.4 V regulator for USB-signalling (saving external regulator) - 2. AREGO: - 3.5 V regulator for analog back-end - 3. ARFG1: - 3.5 V regulator for analog circuitry apart from backend. #### Reference voltage for analog signals: SREF: 1.7 V (optional 2.3 V) reference voltage for analog circuitry. **Note:** It is recommended for AVSS0/1, SGND and VSS to be connected. In certain applications, however, it may be better to split signal ground from the other grounds in order to reduce noise. ### **Five-Volt Mode** If a higher output level is required, the IC can operate in 5 V mode. In this case, the IC is powered from an external 5 V supply: AVDD has to be connected to AREG0 and AREG1 and SREF must be switched to 5 V mode. ### 2.8. I<sup>2</sup>C Bus Interface Pins: SDA, SCL The UAC 355xB is equipped with an I<sup>2</sup>C bus master/slave interface. Bus format and timing follow the original specification for I<sup>2</sup>C (The I<sup>2</sup>C Specification V2.1). It operates with 5 V signalling at 100 kHz or 400 kHz. Both master and slave mode require support from the microcontroller firmware. ### 2.8.1. I<sup>2</sup>C Master This mode allows control of external I<sup>2</sup>C devices, such as EEPROMs, LCD-Displays etc. This interface is used to download configuration data and firmware from an EEPROM after power-up. The bus protocol (subaddressing and packet length) is defined by firmware and therefore programmable. **Note:** Micronas standard firmware (Section 4. "Firmware" on page 21) provides support for USB to I<sup>2</sup>C bridging, allowing control of I<sup>2</sup>C devices via USB. ### 2.8.2. I<sup>2</sup>C Slave In I<sup>2</sup>C slave mode, the interface provides an interrupt to the microcontroller after detecting the assigned I<sup>2</sup>C address (0x48). The corresponding interrupt service routine handles this request and interprets incoming data according to the application. One example of handling could provide full access to all memory locations. ### 2.9. Microphone and Line Input Pins: ADCR, ADCL, MICIN, MICBIAS The UAC 355xB provides a 2-channel ADC. The A/D converters achieve a signal-to-noise ratio better than 90 dB (typ.) and a bandwidth of 20 kHz (at f<sub>s</sub>=48 kHz). The left channel can be used as microphone or line input, whereas the right channel is always line input. Programmable input gain allows adaption of the input levels to the ADC range. The UAC 355xB allows direct connection to an electret microphone and provides the microphone bias voltage of 3.1 V (0.5 mA max.) on a separate pin, too. The microphone bias is automatically switched on when the microphone input is selected. The output resistance of the MICBIAS pin is typically 180 $\Omega$ . There is a fixed +21.5 dB gain followed by a programmable gain of 0 dB to +22.5 dB. Table 2–3 shows the microphone voltage versus gain setting and the input impedance (depends on gain setting) for full range ADC input (clipping level). Table 2-3: Microphone input levels | Microphone<br>Voltage<br>[mV <sub>PP</sub> ]<br>3 V Mode | Microphone<br>Voltage<br>[mV <sub>PP</sub> ]<br>5 V Mode | Gain<br>Setting [dB] | Input<br>Impedance<br>[kΩ] | |----------------------------------------------------------|----------------------------------------------------------|----------------------|----------------------------| | 283 | 377 | 0 | 137 | | 238 | 317 | 1.5 | 117 | | 200 | 267 | 3 | 100 | | 168 | 225 | 4.5 | 85 | | 142 | 189 | 6 | 72 | | 119 | 159 | 7.5 | 62 | | 100 | 134 | 9 | 52 | | 84 | 113 | 10.5 | 44 | | 71 | 95 | 12 | 37 | | 60 | 80 | 13.5 | 32 | | 50 | 67 | 15 | 27 | | 42 | 56 | 16.5 | 23 | | 36 | 47 | 17 | 19 | | 30 | 40 | 19.5 | 16 | | 25 | 34 | 21 | 14 | | 21 | 28 | 22.5 | 11 | The input gain for the line input is programmable in the range of -3 dB to 19.5 dB. Table 2-4 shows the line input voltage versus gain setting and the input impedance (depends on gain setting) for full range ADC input (clipping level). Table 2-4: Line input levels | Line Input<br>Voltage<br>[mVpp]<br>3 V Mode | Line Input<br>Voltage<br>[mVpp]<br>5 V Mode | Gain<br>Setting [dB] | Input<br>Impedance<br>[kΩ] | |---------------------------------------------|---------------------------------------------|----------------------|----------------------------| | 3388 | 4517 | <del>-</del> 3 | 85 | | 2851 | 3801 | <b>-1</b> .5 | 79 | | 2399 | 3198 | 0 | 73 | | 2018 | 2691 | 1.5 | 67 | | 1698 | 2264 | 3 | 61 | | 1429 | 1905 | 4.5 | 55 | | 1202 | 1603 | 6 | 49 | | 1011 | 1349 | 7.5 | 44 | | 851 | 1135 | 9 | 39 | | 716 | 955 | 10.5 | 34 | | 602 | 803 | 12 | 30 | | 507 | 676 | 13.5 | 26 | | 427 | 569 | 15 | 23 | | 359 | 478 | 16.5 | 19 | | 302 | 403 | 17 | 17 | | 254 | 339 | 19.5 | 14 | After A/D conversion there is a digital quasi-peak meter providing level information in APU register. If Mic input is selected, there is the option to switch the signal to both channels. In this case, the left channel is copied to the right channel after the peak meter. Fig. 2-9: Analog input configuration ### 2.10. Analog Output Pins: OUTL, OUTR, OUTS FOPL, FOPR, FOUTL, FOUTR, FINL, FINR, FOPS The analog output system comprises the stereo audio DAC, the subwoofer DAC, analog filters, op-amps for external out-of-band-noise filters, analog volume, mute, and the output amplifiers. ### 2.10.1. Digital-to-Analog Converters The UAC 355xB uses three multibit sigma delta DACs with high linearity and SNR better than 95 dBA. ### 2.10.2. Analog Filter Pins: FOPL, FOPR, FOUTL, FOUTR, FINL, FINR, FOPS This block contains the op-amps for the optional analog external out-of-band-noise filters. It is recommended to use a second-order filter for the main channels (OUTL, OUTR) (see Section 6. "UAC 355xB Applications" on page 48). It is possible to omit these filters and to save the external components. In this case, the op-amp has to be switched off and the pins FOOTL/R, FINL/R and FOPL/R must be connected. The output signal will contain more out-of-band noise, which is not audible, however. A first-order filter is required for the subwoofer output in order to attenuate the out-of-band noise caused by the sigma delta DACs. ### 2.10.3. Analog Volume The analog volume covers a range from +6 dB to -18 dB with 1.5 dB step size. But this is the analog component of the overall volume system which covers a range from +12 dB to -114 dB with 1 dB step size and additional mute position. It is split into analog and digital volume. This splitting ensures that the DAC performance parameters do not degrade at reduced volume settings. The splitting is embedded in the audio processing and cannot be modified. **Note:** Positive volumes will degrade the THD at high input levels. ### 2.10.4. Line-out/Headphone Amplifier Pins: OUTL, OUTR #### Stereo Mode The line-out/headphone amplifier output is provided at the OUTL and OUTR pins connected either to stereo headphones or to a power amplifier. The stereo headphones require external serial resistors in both channels. See Section 6. "UAC 355xB Applications" on page 48. Fig. 2-10: Loudspeaker connection for Stereo mode #### **Mono Mode** In Mono mode, the DC coupling capacitors and further filter circuitry are not required. In this mode, the output pins OUTL/R operate in bridge mode with complementary signals. Therefore, the maximum output power increases, allowing small speakers to be driven directly. Fig. 2-11: Loudspeaker connection for Mono mode ### 2.10.5. Subwoofer Output Pins: OUTS The subwoofer output is designed for driving an external amplifier. The audio processing provides a programmable split filter and active bass management algorithms. **Note:** If the capacitive load is too high, a serial resistor is required. ### 2.11.Special I/O Pins: SOF, SEN, SUSPEND, RESET The following sections describe some pins with special functions. ### 2.11.1. SOF (Start of Frame) The SOF pin provides a 1 ms periodic signal which is derived from the USB frame rate. It can be used for test purpose or as an USB-synchronous reference for vendor-specific external circuitry. #### 2.11.2. SEN (Suspend Enable) Pin: SEN This is a digital input that prevents the device from entering the low-power mode (Suspend). The UAC 355xB enters a low-power mode if: - there is J-state on D+, D- lines (USB-Suspend) and V bus high - V bus is low (USB disconnected) **Note:** Both cases must be supported by the firmware In case of USB-Suspend, the SEN pin is also used as an input for the remote wake-up function. Table 2-5: SEN pin | SEN | | |------|---------------------------------| | high | suspend enabled | | low | suspend disabled/remote wake-up | ### 2.11.3. Suspend Pin: SUSPEND The SUSPEND pin is a digital output pin which indicates the low-power mode. It can be used to power down external circuitry, such as power amplifiers in a USB speaker. Table 2-6: SUSPEND pin | SUSPEND | | |---------|--------------| | high | normal power | | low | low power | #### 2.11.4. Reset Pin: RES The RES pin resets the UAC 355xB. During power-up the RES pin should be low until the clock system is up and running. Then this pin can be released and the UAC 355xB enters normal operating mode. **Note:** In low-power mode, the RES pin must not be low to avoid restart of the clock system and therefore entering normal power mode. Fig. 2-12: Timing diagram of the reset procedure ### 2.12. Clock System Pins: XTI, XTO The UAC 355xB requires a 12 MHz clock source, which is realized as an on-chip oscillator with external crystal. Also an external oscillator can be used. In this case, the clock has to be connected to XTI (see also Section 6. "UAC 355xB Applications" on page 48). The 12 MHz is the input clock for a PLL circuit which generates all clocks needed within the IC. The clock for the APU is programmable either to 48 MHz or 72 MHz. In case of 48 kHz, the UAC 355xB consumes less power, but on the other hand a reduced feature-set for the audio processing has to be taken into account (see Fig. 3–1 on page 17). 7 DATA SHEET ### 3. Audio Processing Fig. 3-1: Signal flow in the audio processing unit (APU) The audio processing is realized by APU firmware. The audio building blocks can be split into USB-independent features such as parametric equalizer, I<sup>2</sup>S I/O, and blocks which belong to USB feature units, mixer units, and selection units defined in the USB Device Class Definition for Audio Devices. The USB feature unit provides basic manipulation of the incoming logical channels and can be controlled by the standard windows mixer tool. The parameters for the USB-independent features are predefined in the internal ROM, in an external EEPROM or a special host application which drives the IC. The UAC 355xB supports two logical channels (i.e. left and right) and a subwoofer channel which is derived with a split filter from left and right. Multichannel or surround systems, however, can also be realized using more than one UAC 355xB, because phase or delay distortion is eliminated in the device by locking the audio processing to the USB frame rate. An overview of the architecture is given in Fig. 3–1 on page 17. If the APU works with a 48 MHz clock it is necessary to select the reduced feature mode. The blocks, which are not available in reduced feature mode are shown with dashed lines in Fig. 3–1 on page 17. #### 3.1. DSP Loop Fig. 3-2: Simplified AGC characteristics Table 3-1: AGC parameters | Parameter | Settings | Default | |------------|----------------------------------------------|-----------| | Decay time | 8 seconds<br>4 seconds<br>2 seconds<br>20 ms | 4 seconds | ### 3.3. Quasi-Peak ### 3.6. Parametric Equalizer The parametric equalizer is an audio feature which is not accessed via standard USB controls. It allows the compensation of the frequency response of a speaker. Alternatively, frequency responses can be set to suit individual tastes. The equalizer consists of 5 individually adjustable bands. The control parameters and the parameter range for each band is shown in Table 3–2. Table 3-2: Equalizer parameters | Parameter | Min | Max | |--------------------|-------|--------| | Center Frequency | 50 Hz | 15 kHz | | Gain/Attenuation | -6 dB | +6 dB | | Filter Quality (Q) | 0.5 | 3 | The adjustment of the equalizer is supported by an application program that allows to set up frequency responses and to download the corresponding filter coefficients into the UAC 355xB. When the frequency response matches the requirements, it can be programmed into the external EEPROM or can be set by a vendor specific device driver. The UAC 355xB is shipped with a flat frequency response the D/A converter will not be overloaded, even with full-scale input signals. The subwoofer is filtered by a third-order low-pass filter with programmable corner frequency and programmable characteristic followed by a level adjustment. At the main channels a complementary high-pass filter can be switched on. Subwoofer and main output use the same volume. Please note, that the predefined subwoofer parameters in the internal ROM are set in such a way, that the low frequencies of both channels are summed up and are distributed equally to left and right channel. This reduces the risk of overload of the speakers, but degrades the channel separation for low frequencies. Since the human perception cannot extract information about direction from low frequencies, this is no drawback. Table 3-3: Subwoofer parameters, continued | Parameter | Settings/<br>Range | Default | |-----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|----------------------------------------------| | Complemen-<br>tary High-Pass<br>Filter for L/R<br>channel | <ul> <li>L/R unfiltered</li> <li>L/R high-pass-filtered</li> <li>Subw. added to high-pass-filtered L/R</li> </ul> | Subw. added<br>to high-pass-<br>filtered L/R | | Level Adjust-<br>ment | -60+12 dB<br>(relative to main<br>volume) | 0 dB | | Subw. DAC | – off<br>– on | on | ### 3.9. Micronas Dynamic Bass (MDB) The **M**icronas **D**ynamic **B**ass algorithm (MDB) implements a sophisticated bass boost system, which extends the frequency range of loudspeakers or headphones. TIMBELLING LEGICE P ### 3.9.1. Dynamic Amplification Since the human impression of loudness depends on the frequency, a dynamic compression of the low frequencies adapts the sound to the human perception. In order to prevent clipping and to adapt the system to the signal amplitude which is really present at the output of the device, the MDB contains a definable limit. The output signal amplitude is monitored and if it comes close to the limit, the gain is reduced automatically. Clipping effects are avoided. Fig. 3-4: Dynamic amplification ### 3.9.2. Adding Harmonics Fig. 4-1: Signal flow in the audio processing unit controlled by the codec/headset firmware using standard OS driver The previous chapters describe the UAC 355xB from the hardware point of view. The complete functionality, however, is defined by the microcontroller firmware. This firmware tailors the device to a specific application. Micronas offers two standard firmware versions embedded in the ROM. UAC 3555B: Standard CodecUAC 3554B: Standard Headset **Note:** It is possible to customize many parameters (IDs, strings, equalizer setting etc.) by means of an external EEPROM. Both firmware versions are very similar. Differences are mentioned in the following chapters. ### 4.1. Features The main features of the standard firmware versions are: - USB playback and record with independent sample rates - Sample rates from 6.4 kHz to 48 kHz Table 4-1: Programmable Device Descriptor Items | Item | Default<br>UAC 3555B | Default<br>UAC 3554B | | |------------------------------------------------|----------------------|----------------------|--| | idVendor | 0x074D | 0x074D | | | idProduct | 0x3554 | 0x3554 | | | bcdDevice | 0x000x <sup>1)</sup> | 0x000x <sup>1)</sup> | | | iManufacturer | 0x01 | 0x01 | | | iProduct | 0x02 | 0x02 | | | iSerialNumber | 0x00 | 0x00 | | | <sup>1</sup> ) Changes with firmware revisions | | | | Associated to the string index there are three programmable strings. The ROM firmware defines only two: Table 4-2: Strings | String | Default<br>UAC 3555B | Default<br>UAC 3554B | | |------------------------|----------------------|----------------------|--| | Manufacturer<br>String | Micronas | Micronas | | | | | | | Fig. 4-2: Standard headset audio signal flow The next part of the configuration descriptor defines the audio format for playback and record. This is not programmable. Table 4-4: Supported audio formats | Playback | Record | |---------------|---------------| | 16-bit Mono | 8-bit Mono | | 16-bit Stereo | 16-bit Mono | | 24-bit Stereo | 16-bit Stereo | The UAC 355xB accepts all sample rates from 6.4 kHz to 48 kHz independently for playback and record. The final portion of the configuration descriptor defines the HID functions: The codec firmware uses the GPIO pins to connect keys which are related to the USB HID class. The standard configuration defines the GPIO0 to GPIO3 as input pins for the audio control shown in Table 4–5. Table 4-5: Standard key configuration GPIO[4...7] are used as media control keys: Table 4-6: Media control keys | Pin | Function | | | |-------|----------------|--|--| | GPIO4 | Next Track | | | | GPIO5 | Previous Track | | | | GPIO6 | Stop | | | | GPIO7 | Play/Pause | | | With the use of this pins, the Windows Media Player can be controlled directly. The keys are polled every 1 ms by the microcontroller and the corresponding key codes are transmitted to the host on request when a key enters "high" state. The hosts polling rate is 8 ms. This parameter, however, is part of the configuration set, which can be downloaded from an external I<sup>2</sup>C EEPROM. #### **Headset Firmware** ### 4.4. Vendor-Specific Requests These requests provide functions which extend standard controlling of the operating system. Micronas provides a driver for Windows-operating systems which supports: #### - SET MEM This request allows writing all RAM and Register locations on the chip. #### GFT MFM This request allows reading all memory locations on the chip. Block read is supported. #### SFT I<sup>2</sup>C This vendor request allows driving the I<sup>2</sup>C-master in the codec firmware. It allows writing to external I<sup>2</sup>C devices. ### GET I<sup>2</sup>C This request supports I<sup>2</sup>C master reading from external devices. #### 4.4.1. Bootloader The bootloader is a part of the firmware which allows communication with an external I<sup>2</sup>C EEPROM. The bootloader runs immediately after power-on. At this time the device is not connected to the USB bus. When the bootloader is finished, the pull-up resistor is switched on the D+ line. If no external EEPROM, according to the configuration shown in Table 4–8 is found, the UAC 355xB continues with the internal ROM code. After download of a complete firmware (UAC 3556B only), the bootloader resets the device and the code that was just downloaded is executed. The UAC 355xB can have different EEPROMS connected to the $I^2$ C bus. The UAC 355xB works as an $I^2$ C bus master at this point in time. Depending on EEPROM size, the EEPROM can hold different content. Various I<sup>2</sup>C EEPROM configurations can be used by means of bootstrap options at the pins USBDAT, USB-CLK, and USBWSO: Table 4-7: Supported I<sup>2</sup>C EEPROM types | EEPROM size | Purpose | | |-------------|--------------------|--| | 2 khit | Configuration only | | **Table 4–8:** I<sup>2</sup>C-Mode of external EEPROM | USBWSO | USBDAT | USBCLK | Address<br>Subaddress | Purpose | |--------|--------|------------|-------------------------------------------------------------------|-----------------------------------------------------------------------------------------| | 1 | 1 | don't care | | internal ROM only<br>I <sup>2</sup> C master disabled | | 1 | 0 | don't care | 0x50<br>1 byte subaddressing<br>(UAC 3554B and<br>UAC 3555B only) | Configuration data<br>Plug-in software<br>100 kHz I <sup>2</sup> C master | | 0 | 1 | 0 | 0x51<br>2 byte subaddressing | Configuration data On reset loadable firmware Plug-in software 400 kHz l <sup>2</sup> C | | 0 | 1 | 1 | 0x52<br>2 byte subaddressing | Configuration data On reset loadable firmware Plug-in software 400 kHz l <sup>2</sup> C | | 0 | 0 | 0 | 0x51<br>2 byte subaddressing | Configuration data On reset loadable firmware Plug-in software 100 kHz I <sup>2</sup> C | | 0 | 0 | 1 | 0x52 | Configuration data | # 5. Specifications # 5.1. Outline Dimensions ## 5.2. Pin Connections and Short Descriptions NC = not connected, leave vacant LV = if not used, leave vacant VSS = if not used, connect to VSS OBL = obligatory; connect as described in circuit diagram VDD = connect to VDD | Pin<br>No. | Pin Name | Туре | Connection<br>(If not used) | Short Description | |------------|----------|--------|-----------------------------|-----------------------------------------------------------------------------------------| | 1 | NC | | LV | Not Connected | | 2 | XTI | IN | OBL | Quartz Oscillator Pin 1 | | 3 | хто | OUT | OBL | Quartz Oscillator Pin 2 | | 4 | AREG1 | OUT/IN | OBL | Regulator Output for analog parts except amplifiers (supply voltage input for 5 V mode) | | 5 | AVSS1 | IN | OBL | VSS 1 for analog parts except amplifiers | | 6 | AVSS0 | IN | OBL | VSS 0 for audio output amplifiers | | 7 | OUTL | OUT | LV | Audio Output: headphone / speaker Left | | 8 | OUTR | OUT | LV | Audio Output: headphone / speaker Right | | 9 | AREG0 | OUT | OBL | Regulator Output for audio output amplifiers (supply voltage input for 5 V mode) | | 10 | AVDD | IN | OBL | analog VDD | | Pin<br>No. | Pin Name | Туре | Connection<br>(If not used) | Short Description | |------------|-----------------------|--------|-----------------------------|----------------------------------------------| | 27 | GPIO 1 <sup>1)</sup> | IN/OUT | LV | HID IO 1 | | 28 | GPIO 0 <sup>1)</sup> | IN/OUT | LV | HID IO 0 | | 29 | SDA <sup>1)</sup> | IN/OUT | LV | I <sup>2</sup> C Data | | 30 | SCL <sup>1)</sup> | IN/OUT | LV | I <sup>2</sup> C Clock | | 31 | TRDY | OUT | LV | Test Output Pin | | 32 | VBUS | IN | OBL <sup>2)</sup> | Sense USB Bus | | 33 | NC | | LV | Not Connected | | 34 | NC | | LV | Not Connected | | 35 | VREG | OUT | OBL | Capacitor for internal supply | | 36 | DMINUS | IN/OUT | OBL <sup>2)</sup> | USB DATA MINUS | | 37 | DPLUS | IN/OUT | OBL <sup>2)</sup> | USB DATA PLUS | | 38 | VSS | IN | OBL | Digital VSS | | 39 | VDD | IN | OBL | Digital VDD | | 40 | MCLK <sup>1)</sup> | OUT | LV | I <sup>2</sup> S Master Clock (384 x 48 kHz) | | 41 | USBCI K <sup>1)</sup> | IN/OUT | ΙV | Direct ISO-Endpoint Output Clock | | Pin<br>No. | Pin Name | Туре | Connection (If not used) | Short Description | |------------|----------|--------|--------------------------|-------------------------------------| | 57 | FOPS | OUT | OBL | Output to Subwoofer external filter | | 58 | NC | | LV | Not Connected | | 59 | ADCR | IN | LV | Line Input Right | | 60 | ADCL | IN | LV | Line Input Left | | 61 | MICBIAS | OUT | LV | Supply Voltage for Microphone | | 62 | MICIN | IN | LV | Microphone Input | | 63 | SGND | IN | OBL | Signal Reference Ground | | 64 | SREF | IN/OUT | OBL | Signal Reference voltage | ### 5.3. Pin Descriptions ### 5.3.1. Power Supply Pins The UAC 355xB combines various analog and digital functions which may be used in different modes. For optimized performance, major parts have their own power supply pins. All VSS power supply pins must be connected. ### VDD (39) VSS (38) The VDD and VSS power supply pair are connected internally with all digital parts of the UAC 355xB. ### **AVDD (10)** AVDD is the supply pin for the voltage regulators at AREGO (9) and AREG1 (4). #### AVSS0 (6) AVSSO is the ground connection for the headphone/loudspeaker amplifier. ### **AVSS1 (5)** AVSS1 is the ground connection for the analog audio processing parts, except the headphone/loudspeaker amplifiers. ### **SREF (64)** Reference for analog audio signals. This pin is used as ### 5.3.2. Analog Audio Pins FOUTL (50) **FOPL (51)** FINL (52) **FOUTR (53)** **FOPR (54)** FINR (55) **FOPS (57)** Filter op amps are provided in the analog baseband signal paths. These inverting op amps are freely accessible for external use by these pins. The FOUTL/R pins are connected with the buffered output of the internal switch matrix. The FOPL/R pins are directly connected with the inputs of the inverting filter op amps. The FINL/R pins are connected to the outputs of the op amps. **ADCL (60)** **ADCR (59)** Line Input pins. **MICIN (62)** MICBIAS (61) Microphone input pin and microphone power supply pin. **OUTL (7)** OUTR (8) #### 5.3.3. Interface Pins # **DMINUS (36)** **DPLUS (37)** Differential USB port pins. The DPLUS pin has an internal switchable pull-up resistor. Both pins must be connected to the USB bus via a series resistor. ### **VBUS (32)** Sense USB Bus. ### USBCLK (41) Direct ISO Endpoint Output Clock. ### **USBWSO (42)** Direct ISO Endpoint Word Strobe. #### USBDAT (43) Direct ISO Endpoint Output Data. ### **CLI (15)** Clock line for the I<sup>2</sup>S bus. In master mode, this line is driven by the UAC 355xB; in slave mode, an external I<sup>2</sup>S clock has to be supplied. ### **DAO (16)** Output of digital serial sound data of the UAC 355xB on the I<sup>2</sup>S bus. #### **DAI (13)** #### 5.3.4. Other Pins ### XTI (2) XTO (3) The XTI pin is connected to the input of the internal crystal oscillator; the XTO pin to its output. Both pins should be directly connected to the crystal and two ground-connected capacitors (see application diagram). Note: Do not drive external clock circuits via XTI/XTO. ### **SEN (48)** Digital input that prevents the device from entering the low-power mode. This pin is also used to signal remote wake-up. ### **TEST (44)** Test enable. This pin is for test purposes only and must always be connected to VSS. ### **VREG (35)** Voltage regulator output for USB transceiver supply. Connect an external ceramic capacitor to stabilize the regulator output. ### **RES** (45) A Low signal at this pin resets the chip. ### 5.4. Pin Configuration ### 5.5. Pin Circuits Fig. 5-1: Pins FINR, FOPR, FINL, FOPL Fig. 5-2: Pins SREF, SGND Fig. 5–5: Input Pins RES, TEST, SEN, DAI Fig. 5–6: Analog input pins MIC, MICBIAS, ADCL, ADCR **Fig. 5–10:** Subwoofer Output Pin OUTS and Output to Subwoofer External Filter FOPS Fig. 5-13: Input Pin VBUS Fig. 5-14: Input/Output Pins SDA, SCL ### 5.6. Electrical Characteristics ### 5.6.1. Absolute Maximum Ratings | Symbol | Parameter | Pin<br>Name | Min. | Мах. | Unit | |-------------------|--------------------------------------------------|-------------------------|------------|-------------------------|------| | T <sub>A</sub> | Ambient Operating Temperature | | 0 | 70 | °C | | T <sub>C1</sub> | Case Operating Temperature for PQFN64-1 package | | _ | 95 | °C | | T <sub>C2</sub> | Case Operating Temperature for PMQFP64-2 package | | _ | 105 | °C | | T <sub>S</sub> | Storage Temperature | | <b>-40</b> | 125 | °C | | P <sub>TOT</sub> | Power Dissipation | | | 650 | mW | | V <sub>SUPA</sub> | Analog Supply Voltage <sup>1)</sup> | AVDD | -0.3 | 6 | V | | V <sub>SUPA</sub> | Analog Supply Voltage <sup>2)</sup> | AVDD,<br>AREG0/1 | -0.3 | 6 | V | | V <sub>SUPD</sub> | Digital Supply Voltage | VDD | -0.3 | 6 | V | | $\Delta V_{GRND}$ | Voltage Differences between different Grounds | AVSSO,<br>AVSS1,<br>VSS | -0.5 | +0.5 | V | | $V_{Idia}$ | Input Voltage, all digital inputs | | -0.3 | V <sub>SUPD</sub> + 0.3 | V | ## 5.6.2. Recommended Operating Conditions | Symbol | Parameter | Pin Name | Min. | Тур. | Max. | Unit | |---------------------|-------------------------------------------------|----------|------|------|------|----------------| | Temperatur | e Ranges and Supply Voltages | | | • | • | • | | T <sub>A</sub> | Ambient Temperature Range | | 0 | | 70 | °C | | V <sub>SUPA</sub> | Analog Audio Supply Voltage | AVDD | 4.1 | 5.0 | 5.6 | V | | C <sub>SUPA</sub> | Capacitor at analog supply pins to ground | AVDD | | 220 | | nF | | V <sub>SUPD</sub> | Digital Supply Voltage | VDD | 4.1 | 5.0 | 5.6 | V | | C <sub>SUPD</sub> | Capacitor at digital supply pin to ground | VDD | | 100 | | nF | | C <sub>SUPUSB</sub> | Capacitor at VBUS pin to ground | VBUS | | 22 | | nF | | Analog Ref | erence | | | • | • | • | | C <sub>SREF1</sub> | Analog Reference Capacitor | SREF | 1 | 3.3 | | μF | | C <sub>SREF2</sub> | Ceramic Capacitor in parallel | SREF | | 100 | | nF | | Analog Aud | lio Inputs | | • | • | • | • | | C <sub>inAD</sub> | DC-Decoupling Capacitor at A/D converter inputs | ADCL/R | | 390 | | nF | | | DC Decoupling Capacitor at | MICINI | | 100 | | n <sub>E</sub> | | Symbol | Parameter | Pin Name | Min. | Тур. | Max. | Unit | |--------------------|---------------------------------------------------------------------|----------|--------------|------|---------------------------|-----------------| | Crystal Char | racteristics <sup>1)</sup> | • | • | • | | • | | T <sub>AC</sub> | Ambient Temperature Range | | 0 | | 70 | °C | | F <sub>P</sub> | Load Resonance Frequency at C <sub>load</sub> = 22 pF <sup>2)</sup> | XTI | | 12 | | MHz | | V <sub>ACLK</sub> | Clock Amplitude | XTI, XTO | 0.5 | | V <sub>REG1</sub><br>-0.5 | V <sub>PP</sub> | | ΔF/F <sub>s</sub> | Accuracy of Adjustment | | <b>-</b> 500 | | 500 | ppm | | ΔF/F <sub>s</sub> | Frequency Variation versus Temperature | | -500 | | 500 | ppm | | R <sub>EQ</sub> | Equivalent Series Resistance | | | 12 | 30 | Ω | | C <sub>0</sub> | Shunt (parallel) Capacitance | | | 3 | 5 | pF | | Voltage Reg | ulator | | • | • | | • | | C <sub>VREG</sub> | Voltage Regulator Capacitor (ceramic, X5R) | VREG | 330 | 1000 | | nF | | C <sub>AREG0</sub> | Voltage Regulator Capacitor (ceramic, X5R) | AREG0 | 330 | 470 | 600 | nF | | C <sub>AREG1</sub> | Voltage Regulator Capacitor (ceramic, X5R) | AREG1 | 150 | 220 | 270 | nF | #### 5.6.3. Characteristics At $T_A$ = 0 °C to 70 °C, $V_{SUPD}$ = 4.1 V to 5.6 V, $V_{SUPA}$ = 4.1 V to 5.6 V. Typical values at $T_A$ = 20 °C, $V_{SUPD}$ = $V_{SUPA}$ = 5.0 V, quartz frequency = 12 MHz, duty cycle = 50%, bass/treble: 0 dB, Micronas Dynamic Bass: off, AGC: off, equalizer: off (positive current flowing into the IC), 3 V Mode, reduced feature set, if not otherwise specified. | Symbol | Parameter | Pin Name | Min. | Тур. | Max. | Unit | Test Conditions | |------------------|-----------------------------------|------------------------|----------------------------|----------|------|------|----------------------------------------------| | Digital Sup | ply | | | | | • | | | I <sub>VDD</sub> | Current Consumption <sup>1)</sup> | VDD | | 57<br>45 | 70 | mA | 72 MHz APU clock<br>48 MHz APU clock | | | | | | 30 | 80 | μА | Suspend | | | | | | | | • | | | Digital Inpu | ut Pin | | | | | | | | lı | Input Leakage Current | GPIO[11:0],<br>SEN, | | | ±1 | μΑ | $V_{GND} \le V_{I} \le V_{SUP}$ | | V <sub>IL</sub> | Input Low Voltage | RES,<br>VBUS, | | | 0.4 | ٧ | | | V <sub>IH</sub> | Input High Voltage | DAI, WSI, | V <sub>SUPD</sub><br>-0.4V | | | ٧ | | | Digital Out | put Pin | | | | | • | | | V <sub>OH</sub> | Output High Voltage | GPIO[11:0]<br>SUSPEND, | V <sub>SUPD</sub><br>- 0.4 | | | ٧ | Pins set to output<br>I <sub>out</sub> =8 mA | | Symbol | Parameter | Pin Name | Min. | Тур. | Max. | Unit | Test Conditions | |----------------------|-----------------------------------------------------|--------------------------------|------|----------------------------|------|------|--------------------------------------------------------------------------------------------------------------------| | Microphone | e Bias | | | ! | ! | ! | | | V <sub>MICBIAS</sub> | Open Circuit Voltage<br>Microphone Bias | MICBIAS | 2.9 | 3.0 | 3.1 | V | | | I <sub>MICBIAS</sub> | Output Current Microphone<br>Bias | MICBIAS | | | 0.5 | mA | | | R <sub>ОИТМІСВ</sub> | Output Resistance<br>Microphone Bias | MICBIAS | 100 | 180 | 210 | Ω | | | PSRR <sub>MICB</sub> | Power Supply Rejection<br>Ratio for Microphone Bias | AVDD, <sup>4)</sup><br>MICBIAS | | 100 | | dB | internal regulators<br>active, at maximum<br>load current (0.5 mA),<br>1 kHz sine wave at<br>100 mV <sub>rms</sub> | | Analog Sup | pply Voltage Regulators | | | • | • | • | • | | V <sub>AREG</sub> | Output Voltage | AREG0/1,<br>AVSS0/1 | 3.3 | 3.5 | 3.7 | V | | | Reference I | Frequency Generation | | | • | • | • | • | | V <sub>DCXTI</sub> | DC Voltage at Oscillator<br>Pins | XTI/O | | 0.5*<br>V <sub>Areg1</sub> | | V | | | C <sub>LI</sub> | Input Capacitance at<br>Oscillator Pin | ХТІ | | 3 | | pF | | | C <sub>LO</sub> | Input Capacitance at | хто | | 3 | | pF | | | Symbol | Parameter | Pin Name | Min. | Тур. | Max. | Unit | Test Conditions | |-------------------|-----------------------------------------------------------------------------|----------|------|-------|--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------| | Analog Au | ıdio | | • | • | | • | | | V <sub>SREF</sub> | Signal Reference Voltage | SREF | 1.6 | 1.725 | 1.8 | V | $R_L >> 10 M\Omega$ , referred to SGND | | V <sub>AI</sub> | Analog Line Input Clipping<br>Level (at input volume 0 dB) | ADCL/R | | 2.4 | | V <sub>pp</sub> | | | V <sub>MI</sub> | Microphone Input Clipping<br>Level (at minimum input<br>volume, i.e., 0 dB) | MICIN | | 283 | | mV <sub>pp</sub> | | | V <sub>AO</sub> | Analog Output Voltage AC | OUTL/R | | 2.4 | | V <sub>pp</sub> | $BW = 20 \text{ Hz}22 \text{ kHz},$ $R_L \ge 10 \text{k}\Omega, \text{ volume} =$ 0 dB, Input 1 kHz at 0 dB <sub>FS</sub> digital (I <sup>2</sup> S) | | V <sub>AOS</sub> | Analog Output Voltage AC | OUTS | | 2.35 | | V <sub>pp</sub> | $\begin{split} BW &= 20~Hz22~kHz,\\ R_L &\geq 10~k\Omega,~volume =\\ 0~dB,~lnput~100~Hz~at\\ 0~dB_{FS}~digital~(l^2S), \end{split}$ | | R <sub>inAl</sub> | Analog Line Input<br>Resistance | ADCL/R | 60 | 85 | 120 | kΩ | at minimum input<br>volume, i.e., -3 dB | | | | | 10 | 14 | 20 | | at maximum input<br>volume, i.e., +19.5 dB | | R <sub>inMI</sub> | Microphone input resistance | MICIN | 98 | 137 | 200 | kΩ | at minimum input<br>volume, i.e., 0 dB | | | | | | 1 | 1 . <u>.</u> | 7 | | | Symbol | Parameter | Pin Name | Min. | Тур. | Max. | Unit | Test Conditions | |---------------------|------------------------------------------------------------------|------------------------------|------|-------------------|-------------|------|-------------------------------------------------------------------------------------------| | XTALK <sub>AI</sub> | Crosstalk attenuation<br>left/right channel for analog<br>inputs | ADCR/L -<br>ADCL/R,<br>MICIN | | <b>-</b> 95 | <b>–</b> 85 | dB | BW = 20 Hz22 kHz,<br>volume = 0 dB,<br>Input 1 kHz at = 3 dB <sub>FS</sub> , | | | | ADCL-<br>MICIN | | -76 | -70 | | digital output (l <sup>2</sup> S) | | PSRR <sub>A0</sub> | Power Supply Rejection<br>Ratio | AVDD,<br>OUTL/R | | 88 <sup>4)</sup> | | dB | 1 kHz sine wave at<br>100 mV <sub>rms</sub> | | | | AVDD,<br>OUTL/R | | 54 <sup>4)</sup> | | dB | ≤100 kHz sine wave at<br>100 mV <sub>rms</sub> | | PSRR <sub>AI</sub> | Power supply rejection ratio for analog audio inputs | AVDD,<br>ADCL/R<br>MICIN | | 80 <sup>4)</sup> | | dB | 1 kHz sine at<br>100 mV <sub>rms</sub> , 3 V Mode,<br>digital output (l <sup>2</sup> S) | | | | | | 66 <sup>4)</sup> | | dB | ≤10 kHz sine at<br>100 mV <sub>rms</sub> , 3 V Mode,<br>digital output (l <sup>2</sup> S) | | R <sub>D/A</sub> | D/A Pass Band Ripple | OUTL/R | | 0.1 <sup>4)</sup> | | dB | 020 kHz<br>(with 2nd-order post<br>filter) | | A <sub>D/A</sub> | D/A Stop Band Attenuation | | | 40 <sup>4)</sup> | | dB | 31 kHz164 kHz<br>(with 2nd-order post<br>filter) | | THDun | Total Harmonic Distortion | OUTL/R | | -90 | <b>–</b> 85 | dB | BW = 20 Hz22 kHz. | | Symbol | Parameter | Pin Name | Min. | Тур. | Max. | Unit | Test Conditions | |---------------------|------------------------------------------------------------------------------|-------------------|------|-------------|------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Lev <sub>Mute</sub> | Mute Level L/R | OUTL/R | | <b>-110</b> | | dΒ | BW = 20 Hz22 kHz<br>unweighted, no digital<br>input signal,<br>Volume = Mute | | G <sub>INL/R</sub> | Gain from ADC Inputs to<br>Outputs | ADCL/R,<br>OUTL/R | -0.5 | 0 | 0.5 | dΒ | $R_L \ge 10 \text{ k}\Omega$ ,<br>Volume = 0 dB; I<br>nput = $-3 \text{ dB}_{FS}$<br>= $V_{Al}$ $-3 \text{ dB}$ | | P <sub>HP</sub> | Output Power<br>(Speaker/Headphone) <sup>4)</sup> | OUTL/R | | 10 | | mW <sub>eff</sub> | $R_L=32~\Omega,~16\Omega$ series resistance, Volume = 0 dB, Input = 0 dB <sub>FS</sub> digital (I <sup>2</sup> S) | | P <sub>HP</sub> | Output Power in Bridge<br>Mode<br>(Mono Speaker/<br>Headphone) <sup>4)</sup> | OUTL/R | | 180 | | mW <sub>eff</sub> | $R_L = 16 \Omega$ , no series resistors, right channel inverted and output set to mono (Bridge Mode) Volume = 0 dB, Input = 0 dB <sub>FS</sub> digital (I <sup>2</sup> S) | | VOL <sub>AO</sub> | Output Volume Setting<br>Range | OUTL/R | -90 | | 0 | dB | | | dVOL <sub>AO</sub> | Output Volume<br>Step Size | OUTL/R | | 1 | | dB | | | VOL <sub>GA</sub> | Output Volume Error | OUTL/R | -0.5 | 0 | 0.5 | dB | | | | 1 | | | 1 _ | 1 | | | | THD <sub>HP</sub> | Total Harmonic Distortion | OUTL/R | | -93 | <del>-</del> 85 | dB | BW = 20 Hz22 kHz,<br>$R_L \ge 10$ kΩ, Volume =<br>0 dB, Input 1 kHz at –<br>3 dB <sub>FS</sub> digital (I <sup>2</sup> S) | |--------------------|------------------------------------------------------------|--------|----|-----|-----------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SNR <sub>AO1</sub> | Signal-to-Noise Ratio <sup>2)</sup> | OUTL/R | 90 | 99 | | dB(A) | BW = 20 Hz22 kHz,<br>A-weighted, R <sub>L</sub> ≥10kΩ,<br>Volume = 0 dB,<br>Input 1 kHz at<br>– 20 dB <sub>FS</sub> digital ( $I^2$ S) | | SNR <sub>AO2</sub> | Signal-to-Noise Ratio <sup>2)</sup> | OUTL/R | 95 | 109 | | dB(A) | BW = 20 Hz22 kHz,<br>A-weighted, R <sub>L</sub> ≥10kΩ,<br>Volume = –40 dB,<br>Input 1 kHz at<br>–3 dB <sub>FS</sub> digital (l <sup>2</sup> S) | | P <sub>HP</sub> | Output Power<br>(Speaker/Headphone) | OUTL/R | | 17 | | mW <sub>eff</sub> | $R_L = 32~\Omega$ , 16 $\Omega$ series resistance,<br>Volume = 0 dB,<br>Input = 0 dB <sub>FS</sub> digital (I <sup>2</sup> S) | | P <sub>HP</sub> | Output Power in Bridge<br>Mode<br>(Mono Speaker/Headphone) | OUTL/R | | 320 | | mW <sub>eff</sub> | $R_L = 16 \Omega$ , no series<br>resistors, right channel<br>inverted and output set<br>to mono (bridge mode)<br>Volume = 0 dB, Input =<br>0 dB <sub>FS</sub> digital (I <sup>2</sup> S) | <sup>2)</sup> related to 0 dB<sub>FS</sub> input level 4) not tested in production # **5.6.4.** I<sup>2</sup>S Interface Timing Characteristics | Symbol | Parameter | Pin Name | Min. | Тур. | Max. | Unit | Test Conditions | |--------------------|-------------------------------------------------------------------|-------------------------------------------------|------|------|------|------|-----------------------| | t <sub>s_I2S</sub> | I <sup>2</sup> S Input Setup Time<br>before Rising Edge of Clock | | 10 | | | ns | | | t <sub>h_I2S</sub> | I <sup>2</sup> S Input Hold Time<br>after Rising Edge of Clock | USBCLK<br>USBDAT | 40 | | | ns | | | t <sub>d_12S</sub> | I <sup>2</sup> S Output Delay Time<br>after Falling Edge of Clock | CLI<br>WSI<br>DAO<br>USBCLK<br>USBWSI<br>USBDAT | | | 30 | ns | C <sub>L</sub> =30 pF | | t <sub>o_l2S</sub> | I <sup>2</sup> S Output Setup Time<br>before Rising Edge of Clock | CLI<br>DAO<br>USBCLK<br>USBDAT | 4 | | | ns | C <sub>L</sub> =30 pF | The interfaces can be used in three different modes. Fig. 5–2: Timing asynchronous I<sup>2</sup>S input ### 6. UAC 355xB Applications # 6.1. Recommended Low-Pass Filters for Analog Outputs Fig. 6-1: 2<sup>nd</sup>-order low-pass filter If the filter is not used, then FOUTL(R), FOPL(R), and FINL(R) are to be connected (dashed line) and the internal op-amp must be switched off. Table 6–1: Attenuation of 2<sup>nd</sup>-order low-pass filter | Frequency Gain | |------------------| |------------------| 6.3. Typical Applications Fig. 6-2: Circuit for a typical codec application ### 7. Data Sheet History 1. Data Sheet: "UAC 355XB Universal Serial Bus (USB) Codecs", April 15, 2003, 6251-544-1DS. First release of the data sheet.