# Highly Integrated Lithium Battery Protection Circuit for One Cell Battery Packs The NCP802 resides in a lithium battery pack where the battery cell continuously powers it. This circuit senses cell voltage, charge current, and discharge current, and correspondingly controls the state of two, N-channel MOSFET switches. These switches reside in series with the negative terminal of the cell and the negative terminal of the battery pack. During a fault condition, the NCP802 open circuits the pack by turning off one of these MOSFET switches, which disconnects the current path. Internal delay circuitry minimizes external component count. #### **Features** - Highly Accurate Overvoltage Detector - $\pm 25 \text{ mV}$ at Room Temperature - $\pm 30 \text{ mV from } -5 \text{ to } 55^{\circ}\text{C}$ - Fault Detection Thresholds Overvoltage Threshold: SN1/SAN1 = 4.35 V, SAN5 = 4.275 V, SAN6 = 4.28 V Undervoltage Threshold: SN1/SAN1 = 2.4 V, SAN5/6 = 2.3 V Discharge Current Threshold: SN1/SAN1/SAN6 = 0.2 V, SAN5 = 0.1 V Charge Current Threshold: 0.1 V - Internal Output Delays - Overvoltage Output Delay: SN1/SAN1/SAN6 = 250 ms, SAN5 = 1 ms Undervoltage Output Delay: 20 ms Discharge Current Output Delay: SN1/SAN1/SAN6 = 12 ms, SAN5 = 6 ms Charge Current Output Delay: SN1/SAN1/SAN6 = 16 ms, SAN5 = 8 ms - Absolute Maximum Rating of 28 V for the Charger Input - Low Quiescent Current Normal Operating Current: 3.0 µA Standby Current when Cells are Discharged: 0.1 µA - Zero Volt Charging - Available in a Low Profile Surface Mount Package - Pb-Free Package is Available\* # ON Semiconductor® http://onsemi.com SOT23-6 SN SUFFIX CASE 1262 SON-6 SAN SUFFIX CASE 494 XX = Specific Device Code xx = Date Code #### PIN CONNECTIONS SOT23-6 (Top View) #### ORDERING INFORMATION See detailed ordering and shipping information in the package dimensions section on page 20 of this data sheet. \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. Figure 1. Typical One Cell Lithium Ion Battery Pack Figure 2. Detailed Block Diagram # PIN FUNCTION DESCRIPTION | Pin #<br>SOT23-6 | Pin #<br>SON-6 | Symbol | Description | |------------------|----------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | 1 | DO | This output connects to the gate of the discharge MOSFET allowing it to enable or disable battery pack discharging. | | 2 | 6 | P- | This is the charger negative input pin. It connects to the excess current detectors and serves as the common node for the CO pin during turn–off. | | 3 | 5 | CO | This output connects to the gate of the charge MOSFET switch allowing it to enable or disable battery pack charging. | | 4 | 4 | DS | This is the delay time reduction pin. | | 5 | 2 | V <sub>cell</sub> | This input connects to the positive terminal of the cell for voltage monitoring and provides operating bias for the integrated circuit. | | 6 | 3 | Gnd | This is the ground pin of the IC. | Figure 3. Overvoltage/Excess Charge Current Timing Chart Figure 4. Undervoltage/Excess Discharge Current Timing Chart #### **MAXIMUM RATINGS** | Rating | Symbol | Value | Unit | |--------------------------------------------------------------------------------|------------------------------------|-------------------------------------------------------------|---------------| | Supply Voltage (Pin 5 to Pin 6) | $V_{DD}$ | -0.3 to 12 | V | | Input Voltage P- Pin Voltage (Pin 5 to Pin 2) DS Pin Voltage (Pin 4 to Pin 6) | V <sub>P-</sub><br>V <sub>DS</sub> | V <sub>DD</sub> + 0.3 to V <sub>DD</sub> – 28<br>–0.3 to 12 | <b>&gt;</b> > | | Output Voltage CO Pin Voltage (Pin 3 to Pin 2) DO Pin Voltage (Pin 1 to Pin 6) | V <sub>CO</sub><br>V <sub>DO</sub> | V <sub>DD</sub> + 0.3 to V <sub>DD</sub> – 28<br>–0.3 to 12 | <b>&gt;</b> > | | Power Dissipation | P <sub>D</sub> | 150 | mW | | Operating Ambient Temperature Range | T <sub>A</sub> | -40 to 85 | °C | | Storage Temperature | T <sub>stg</sub> | -55 to 125 | °C | Maximum ratings are those values beyond which device damage can occur. Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and are not valid simultaneously. If these limits are exceeded, device functional operation is not implied, damage may occur and reliability may be affected. #### **ATTRIBUTES** | Characteris | stics | Value | |----------------------------------------------------------------|---------------------------------------------------|-----------------| | ESD Protection<br>Human Body Model (HBM)<br>Machine Model (MM) | (C = 100 pF, R = 1.5 kΩ)<br>(C = 200 pF, R = 0 Ω) | ≤1 kV<br>≤150 V | | Moisture Sensitivity, Indefinite Time O | ut of Drypack (Note 1) | Level 1 | | Latch-up Current Maximum Rating pe | r JEDEC standard JESD78 | ≤150 mA | <sup>1.</sup> For additional Moisture Sensitivity information, refer to Application Note AND8003/D. # **ELECTRICAL CHARACTERISTICS** $(T_A = 25^{\circ}C, for min/max values T_A is the operating junction temperature that applies, unless otherwise noted.)$ | Characteristic | Symbol | Min | Тур | Max | Unit | Note 2 | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----------------------------------------|----------------------------------------|-----------------------------------------|-------------|--------|--| | VOLTAGE SENSING | | | | | | | | | Cell Charging Cutoff (Pin 5 to Pin 6) Overvoltage Threshold, $V_{DD}$ Increasing (R1 = 330 $\Omega$ ) | V <sub>DET1</sub> | | | | | | | | $\begin{array}{lll} T_A = 25^{\circ}C & SN1/SAN1T1 \\ T_A = -5^{\circ}C \text{ to } 55^{\circ}C & SN1/SAN1T1 \\ T_A = 25^{\circ}C & SAN5T1 \\ T_A = -5^{\circ}C \text{ to } 55^{\circ}C & SAN5T1 \\ T_A = 25^{\circ}C & SAN6T1 \\ \end{array}$ | | 4.325<br>4.32<br>4.25<br>4.245<br>4.255 | 4.35<br>4.35<br>4.275<br>4.275<br>4.28 | 4.375<br>4.38<br>4.30<br>4.305<br>4.305 | V<br>V<br>V | A<br>A | | | $T_A = -5^{\circ}\text{C to } 55^{\circ}\text{C}$ SAN6T1 | | 4.25 | 4.28 | 4.31 | V | Α | | | Overvoltage Delay Time (V <sub>DD</sub> = 3.6 V to 4.4 V) SN1/SAN1T1/SAN6T1 SAN5T1 | t <sub>DET1</sub> | 0.175<br>0.7 | 0.250<br>01.0 | 0.325<br>1.3 | S | A | | | Overvoltage Release Time $(V_{DD} = 4.0 \text{ V}, V_{P} = 0 \text{ V to } 1.0 \text{ V})$ | t <sub>REL1</sub> | 11 | 16 | 21 | ms | В | | | Cell Discharging Cutoff (Pin 5 to Pin 6) Undervoltage Threshold, V <sub>DD</sub> Decreasing SN1/SAN1T1 SAN5T1/SAN6T1 | V <sub>DET2</sub> | 2.34<br>2.24 | 2.4<br>2.3 | 2.46<br>2.36 | V | С | | | Undervoltage Time (V <sub>DD</sub> = 3.6 V to 2.2 V) | t <sub>DET2</sub> | 14 | 20 | 26 | ms | С | | | Undervoltage Release Delay Time (V <sub>DD</sub> = 3.0 V, V <sub>P</sub> = 3.0 V to 0 V) | t <sub>REL2</sub> | 0.7 | 1.2 | 1.7 | ms | D | | | CURRENT SENSING | 1 | • | • | | | | | | Excess Discharge Current Threshold, V <sub>P</sub> _ Increasing SN1T1/SAN1T1/SAN6T1 SAN5T1 | V <sub>DET3</sub> | 0.180<br>0.080 | 0.200<br>0.100 | 0.220<br>0.120 | V | К | | | Excess Discharge Current Delay Time $(V_{DD} = 3.0 \text{ V}, V_{P-} = 0 \text{ V to } 1.0 \text{ V})$ SN1T1/SAN1T1/SAN6T1 SAN5T1 | t <sub>DET3</sub> | 8.0<br>4.0 | 12<br>6.0 | 16<br>8.0 | ms | К | | | Excess Discharge Current Release Time (V <sub>DD</sub> = 3.0 V, V <sub>P</sub> = 3.0 V to 0 V) | t <sub>REL3</sub> | 0.7 | 1.2 | 1.7 | ms | K | | | Excess Charge Current Threshold, V <sub>P</sub> _ Decreasing | V <sub>DET4</sub> | -0.13 | -0.1 | -0.07 | V | Е | | | Excess Charge Current Delay Time $(V_{DD} = 3.0 \text{ V}, V_{P-} = 0 \text{ V to } -1.0 \text{ V})$ SN1T1/SAN1T1/SAN6T1 SAN5T1 | t <sub>DET4</sub> | 11<br>5.0 | 16<br>8.0 | 21<br>11 | ms | E | | | Excess Charge Current Release Time $(V_{DD} = 3.0 \text{ V}, V_{P} = -1.0 \text{ V} \text{ to } 0 \text{ V})$ | t <sub>REL4</sub> | 0.7 | 1.2 | 1.7 | ms | Е | | | Short Protection Voltage (V <sub>DD</sub> = 3.0 V) | V <sub>SHORT</sub> | V <sub>DD</sub> -1.4 | V <sub>DD</sub> –1.1 | V <sub>DD</sub> -0.8 | V | K | | | Short Protection Delay Time $(V_{DD} = 3.0 \text{ V}, V_{P-} = 0 \text{ V to } 3.0 \text{ V})$ | t <sub>SHORT</sub> | 250 | 400 | 600 | μS | K | | | Reset Resistance $(V_{DD} = 3.6 \text{ V}, V_{P-} = 1.0 \text{ V})$ | R <sub>SHORT</sub> | 15 | 30 | 45 | kΩ | K | | <sup>2.</sup> Indicates test circuits shown on pages 16 and 17. # **ELECTRICAL CHARACTERISTICS** $(T_A = 25^{\circ}C, for min/max values T_A is the operating junction temperature that applies, unless otherwise noted.)$ | Characteristic | Symbol | Min | Тур | Max | Unit | Note 3 | |------------------------------------------------------------------------------------------------------------------------|-------------------|-------------------------|-----|-------------------------|----------|--------| | OUTPUTS | | | | | | • | | Charge Gate Drive Output Low (Pin 3 to Pin 2) ( $V_{DD} = 4.5 \text{ V}$ , $I_0 = 50 \mu A$ ) | V <sub>ol1</sub> | - | 0.4 | 0.5 | V | G | | Charge Gate Drive Output High (Pin 5 to Pin 3) ( $V_{DD} = 3.9 \text{ V}, I_0 = -50 \mu\text{A}$ ) | V <sub>oh1</sub> | 3.4 | 3.7 | _ | V | Н | | Discharge Gate Drive Output Low (Pin 1 to Pin 6)<br>$(V_{DD}=2.0~V,~I_{o}=50~\mu\text{A})$ | V <sub>ol2</sub> | - | 0.2 | 0.5 | V | I | | Discharge Gate Drive Output High (Pin 5 to Pin 1) (V <sub>DD</sub> = 3.9 V, I <sub>o</sub> = $-50 \mu A$ ) | V <sub>oh2</sub> | 3.4 | 3.7 | _ | V | J | | DELAY SHORTENING (DS PIN) | | | | | | | | DS Pin High Input Voltage | V <sub>IH</sub> | V <sub>DD</sub><br>-0.5 | _ | V <sub>DD</sub><br>+0.3 | V | F | | DS Pin Middle Input Voltage (V <sub>DD</sub> = 3.6 to 4.4 V) | V <sub>IM</sub> | 1.05 | _ | V <sub>DD</sub><br>–1.1 | V | F | | DS Pin Pull–down Resistance (V <sub>DD</sub> = 3.6 V) | RDS | 0.5 | 1.3 | 2.5 | МΩ | F | | TOTAL DEVICE | | | | | | | | Supply Current<br>Operating ( $V_{DD} = 3.9 \text{ V}, V_{P-} = 0 \text{ V}$ )<br>Standby ( $V_{DD} = 2.0 \text{ V}$ ) | I <sub>cell</sub> | -<br>- | 3.0 | 6.0<br>0.1 | μA<br>μA | L | | Operating Voltage | $V_{DD}$ | 1.5 | - | 5.0 | V | _ | | Minimum Operating Cell Voltage for Zero Volt Charging (Pin 5 to Pin 2) (V <sub>DD</sub> – Gnd = 0 V) | V <sub>ST</sub> | - | - | 1.5 | V | М | <sup>3.</sup> Indicates test circuits shown on pages 16 and 17. Figure 5. Overvoltage Threshold vs. Temperature Figure 6. Overvoltage Delay Time vs. Temperature Figure 7. Overvoltage Release Time vs. Temperature Figure 8. Undervoltage Threshold vs. Temperature Figure 9. Undervoltage Delay Time vs. Temperature Figure 10. Undervoltage Release Time vs. Temperature 100 Figure 15. Excess Charge Current Threshold vs. Temperature Figure 14. Reset Resistance vs. Temperature Figure 16. Excess Charge Current Delay Time vs. Temperature Figure 17. Excess Charge Current Release Time vs. Temperature Figure 18. Short Protection Threshold vs. Temperature Figure 19. Short Protection Delay Time vs. Temperature Figure 20. DS Pin High Input Minimum Voltage vs. Temperature 100 Figure 21. DS Pin Middle Input Minimum Voltage vs. Temperature Figure 22. DS Pin Pull–Down Resistance vs. Temperature Figure 29. Overvoltage Delay Time vs. Operating Voltage Figure 30. Overvoltage Release Time vs. Operating Voltage Figure 31. Undervoltage Delay Time vs. Operating Voltage Figure 32. Undervoltage Release Time vs. Operating Voltage Figure 33. Excess Discharge Current Delay Time vs. Operating Voltage Figure 34. Excess Discharge Current Release Time vs. Operating Voltage Figure 35. Excess Charge Current Delay Time vs. Operating Voltage Figure 36. Excess Charge Current Release Time vs. Operating Voltage Figure 37. Short Protection Delay Time vs. Operating Voltage Figure 38. Undervoltage Thresholds vs. R1 Figure 39. Overvoltage Thresholds vs. R1 Figure 40. Charger Voltage to Release from Undervoltage vs. R2 Figure 41. Minimum Operating Voltage for 0 V Charging vs. Temperature Figure 42. Test Circuits Figure 43. Test Circuits # **Overvoltage Detection** The overvoltage detector (VD1) monitors the VCELL pin voltage. When the VCELL voltage crosses the overvoltage detector threshold (VDET1) from a low value to a value higher than VDET1, VD1 detects an over–charging condition. The NCP802 then turns off an external, charge control, N–channel, MOSFET by driving the CO pin to its low level. A level shifter, incorporated in a buffer driver for the CO pin, drives the low level of the CO pin to the P– pin voltage, which is connected to the source of the charge control MOSFET by a resistor. The high level of the CO pin is driven to the VCELL voltage with a CMOS buffer. To reset the CO pin to its high level, the voltage at the VCELL pin must decrease to a level lower than VDET1. The overvoltage detector does not reset after the battery voltage falls below some hysteresis voltage. The NCP802 will not reset from an overvoltage fault as long as a charger is connected to the battery. Rather, the excess—discharge current detector (VD3) signals the IC to reset from an overvoltage condition by detecting a load while in an overvoltage condition. When the P— pin voltage becomes equal to or greater than than the excess discharge—current detector threshold (VDET3) during an overvoltage fault, the NCP802 senses the voltage drop across the charge MOSFET's body diode induced by the load current. It then resets from the overvoltage state. There are internal, fixed delay times for both the detection and release from an overvoltage condition. If the fault or reset conditions are shorter than their respective delay times, the NCP802 ignores that condition and stays in its previous state. #### **Undervoltage Detection** The undervoltage detector (VD2) monitors the VCELL pin voltage. When the VCELL voltage crosses the undervoltage threshold (VDET2) from a high value to a value lower than VDET2, VD2 senses an undervoltage condition, and an external, discharge control, N-channel MOSFET turns off by driving the DO pin to its low level. The low level of DO is set to GND and the high level to VCELL. To reset the DO pin to its high level, one must connect a charger to the battery pack. While the VCELL voltage remains under VDET2, charge—current can flow through the parasitic diode of the external discharge control MOSFET. Once the VCELL voltage rises above VDET2, the NCP802 drives DO high. Connecting a charger to the battery pack drives the DO level high instantaneously when the VCELL voltage is higher than VDET2. VD2 has no hysteresis. After VD2 detects an undervoltage condition, the NCP802 enters a low supply current, standby mode. Maximum standby current equals 0.1 $\mu A$ at VCELL equal to 2.0 V. An internal pull—up disables all the device functions and thus drastically lowers quiescent current. When the charger connects to the battery, it pulls small levels of current from the P— pin. This overcomes the internal pull—up and allows the NCP802 to reset. There are internal, fixed delay times for both the detection and release from an undervoltage condition. If the fault or reset conditions are shorter than their respective delay times, the NCP802 ignores that condition and stays in its previous state. #### Excess Discharge-Current/Short Circuit Detection The excess discharge-current detector (VD3) and the short circuit detector can function when the control MOSFET's are on. When the P- pin voltage is below the short circuit detection voltage (VSHORT) and above the excess discharge-current threshold (VDET3), VD3 operates. When the P- pin voltage rises higher than VSHORT, the NCP802 enables the short circuit detector. When either detector activates, the NCP802 turns off an external, discharge control, N-channel, MOSFET by driving the DO pin to its low level. The output delay time for the excess discharge–current detector is internally fixed. If the P– pin, voltage level recovers from a level between VSHORT and VDET3 within the delay time, the discharge MOSFET stays in its high state. Output delay time for release from excess discharge–current detection is typically 1.2 ms. When the short circuit detector activates, DO transitions to its low state after a delay time of approximately $400~\mu s$ . There is an integrated pull-down resistor (RSHORT) connected between the P- and GND pins. After VD3 or the short circuit detector has activated; removing the cause of that activation turns the discharge MOSFET back on. This occurs because RSHORT pulls the P- pin, voltage level down to the GND pin, voltage level. The NCP802 internally disconnects RSHORT during a normal, fault-free, state. The NCP802 only connects RSHORT if it has detected an excess discharge-current or short circuit fault. In other words, VD3 is automatically released from excess discharge-current and short circuit faults when the user removes the load. The output delay time of excess discharge-current detection is set shorter than the delay time for undervoltage detection. Therefore, if VCELL voltage drops below VDET2 during an excess discharge-current or short circuit fault, the NCP802 detects the current fault first. This prevents large discharge current faults from activating the undervoltage detector and putting the NCP802 into standby mode. Standby mode requires the charger to reset the NCP802, while excess discharge-current and short circuit faults only require that the fault be removed. #### **Excess Charge-Current Detection** When the battery pack is chargeable and discharge is also possible, VD4 senses the P- pin voltage. For example, if the user connects the battery to an inappropriate charger, excess current can flow. Then, the P- voltage drops below the excess charge-current threshold (VDET4). Next, the output of CO becomes low. This prevents excess current flow into the circuit by turning off the external MOSFET. The output delay of the excess charge—current detector is internally fixed. If the fault condition is within the delay time window, the detector will not sense it and the MOSFET will not change state. VD4 can be released by disconnecting a charger and applying a load. ### **Delay Shortening Function** The output delay time of over-charge, over-discharge, excess discharge-current, excess charge-current, and the release from those detecting modes can be made shorter than the pre-set value by forcing the VCELL voltage to the DS pin. When one forces the specified middle range voltage to the DS pin, the output delay circuit becomes disabled. Therefore, under this condition, when over-charge or excess charge current is detected, output level can be checked without waiting for the delay. A 1.3 M $\Omega$ pull-down resistor is connected between DS pin and GND internally. For normal operation, the DS pin should be at no connection state. # **Zero Battery Voltage Charging** If the charger voltage is equal or higher than the zero-volt charge, minimum voltage (VST), the NCP802 drives the CO pin high. Therefore, it allows charging for batteries as low as zero volts. Figure 44. Typical Application Circuit #### **Technical Notes** R1 and C1 will stabilize a supply voltage to the NCP802. A recommended R1 value is less than $1.0~k\Omega$ A larger value of R1 leads to higher detection voltages. There may also be voltage detector errors from shoot through current into the NCP802. R1 and R2 can also help current limit the circuit against reverse charge or a charger with excess charging voltage applied to the NCP802 battery pack. Smaller R1 and R2 values may cause excessive power consumption over the specified power dissipation rating. Therefore, the total value of R1 + R2 should be equal to or more than $1.0~k\Omega$ . However, if one uses a very large value of R2, it might not be possible to release from undervoltage by connecting a charger. The recommended R2 value is equal to or less than $30~k\Omega$ . # **ORDERING INFORMATION** | Device | Package | Marking Code | Shipping† | |---------------|--------------------|--------------|------------------| | NCP802SN1T1 | SOT23-6 | KN | 3000 Tape & Reel | | NCP802SAN1T1 | SON-6 | KN | 3000 Tape & Reel | | NCP802SAN1T1G | SON-6<br>(Pb-Free) | KN | 3000 Tape & Reel | | NCP802SAN5T1 | SON-6 | K7 | 3000 Tape & Reel | | NCP802SAN6T1 | SON-6 | KD | 3000 Tape & Reel | | NCP802SAN6T1G | SON-6<br>(Pb-Free) | KD | 3000 Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D. # **PACKAGE DIMENSIONS** #### SOT23-6 **SN SUFFIX** PLASTIC PACKAGE CASE 1262-01 ISSUE A #### NOTES: - NOTES: 1. DIMENSIONS ARE IN MILLIMETERS. 2. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 1994. 3. DIMENSION D DOES NOT INCLUDE FLASH OR PROTRUSIONS. FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.23 PER SIDE. 4. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY. 5. DIMENSIONS D AND E1 ARE TO BE DETERMINED AT DATUM PLANEH. | | MILLIMETERS | | | | |-----|-------------|------|--|--| | DIM | MIN | MAX | | | | Α | 0.90 | 1.45 | | | | A1 | 0.00 | 0.15 | | | | b | 0.35 | 0.50 | | | | b1 | 0.35 | 0.45 | | | | С | 0.09 | 0.20 | | | | c1 | 0.09 | 0.15 | | | | D | 2.80 | 3.00 | | | | Е | 2.60 | 3.00 | | | | E1 | 1.50 | 1.75 | | | | е | 0.95 | | | | | e1 | 1.90 | | | | | L | 0.25 | 0.55 | | | | θ | 0 ° | 10° | | | # **PACKAGE DIMENSIONS** #### SON-6 **SAN SUFFIX** PLASTIC PACKAGE CASE 494-01 ISSUE 0 - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. | | MILLIN | IETERS | INCHES | | | |-----|----------|--------|--------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 1.40 | 1.80 | 0.055 | 0.071 | | | В | 2.40 | 2.80 | 0.094 | 0.110 | | | C | | 0.90 | | 0.035 | | | D | 0.10 | 0.30 | 0.004 | 0.012 | | | Е | 1.24 | 1.44 | 0.049 | 0.057 | | | G | 0.50 BSC | | 0.020 | BSC | | | J | 0.08 | 0.18 | 0.003 | 0.007 | | | K | 0.30 BSC | | 0.012 | BSC | | | L | 2.85 | 3.15 | 0.112 | 0.124 | | ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 61312, Phoenix, Arizona 85082–1312 USA Phone: 480–829–7710 or 800–344–3860 Toll Free USA/Canada Fax: 480–829–7709 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Japan: ON Semiconductor, Japan Customer Focus Center 2–9–1 Kamimeguro, Meguro–ku, Tokyo, Japan 153–0051 Phone: 81–3–5773–3850 ON Semiconductor Website: http://onsemi.com Order Literature: http://www.onsemi.com/litorder For additional information, please contact your local Sales Representative.