# M37281MAH–XXXSP,M37281MFH–XXXSP,M37281MKH–XXXSP,M37281EKSP with CLOSED CAPTION DECODER and ON-SCREEN DISPLAY CONTROLLER REJ03B0049-0101Z Rev.1.01 2003.07.16 2 vectors #### 1. DESCRIPTION The M37281MAH–XXXSP, M37281MFH–XXXSP and M37281MKH-XXXSP are single-chip microcomputers designed with CMOS silicon gate technology. They have a OSD function and a data slicer function, so it is useful for a channel selection system for TV with a closed caption decoder. The feautures of the M37281EKSP is similar to those of the M37281MKH-XXXSP except that the chip has a built-in PROM which can be written electrically. The difference between M37281MAH–XXXSP, M37281MKH-XXXSP and M37281MFH-XXXSP are the ROM size and RAM size. Accordingly, the following descriptions will be for the M37281MKH-XXXSP. #### 2. FEATURES slicer on) | asic instructions | 71 | |-------------------|------------------------------| | • | | | ROM | 40K bytes (M37281MAH-XXXSP) | | | 60K bytes (M37281MFH-XXXSP) | | | 80K bytes (M37281MKH-XXXSP, | | | M37281EKSP) | | RAM | 1088 bytes (M37281MAH-XXXSP, | | | M37281MFH-XXXSP) | | | 1536 bytes (M37281MKH-XXXSP, | | | ROM | (\*ROM correction memory included) M37281EKSP) | <ul> <li>Minimum instruction execution time</li> </ul> | | |--------------------------------------------------------|----------------------------| | 0.5 μs (at 8 | MHz oscillation frequency) | | ● Power source voltage | 5 V ± 10 % | | Subroutine nesting | 128 levels (Max.) | | ● Interrupts | 19 types, 16 vectors | - LED drive ports 2 Serial I/O 8-bit X 1 channel Multi-master I<sup>2</sup>C-BUS interface 1 (2 systems) | PROM correction function | |-------------------------------------------------------------------------------------------------------------------------------------| | ◆Closed caption data slicer | | ●OSD function | | Display characters 32 characters X 16 lines + RAM font (1 character) | | (CC/OSD mode)(CDOSD mode)(RAM font) Kinds of characters 510 kinds + 62 kinds + 1 kind (Coloring unit) (a character) (a dot) (a dot) | | Triple layer function | | 2 layers selected from CC/CDOSD/OSD mode + RAM font layer | | Character display area CC/CDOSD mode: 16 X 26 dots | | OSD mode/RAM font: 16 X 20 dots | | Kinds of character sizesCC mode/RAM font: 4 kinds | | OSD/CDOSD mode: 14 kinds | | Kinds of character colors | | 64 colors (4 adjustment levels for each R, G, B) | | Coloring unit dot, character, character background, raster | | Blanking output OUT1, OUT2 | | Display position | | Horizontal: 256 levels Vertical :1024 levels (RAM font can be set independently) | | Attribute | | CC mode: smooth italic, underline, flash, automatic solid space | | OOD and to be also about a | | OSD mode: border, shadow | #### 3. APPLICATION ■ROM correction function TV with a closed caption decoder # **TABLE OF CONTENTS** | ١. | DESCRIPTION1 | |----|---------------------------------------------| | 2. | FEATURES1 | | 3. | APPLICATION1 | | 4. | PIN CONFIGURATION3 | | 5. | FUNCTIONAL BLOCK DIAGRAM4 | | 3. | PERFORMANCE OVERVIEW5 | | 7. | PIN DESCRIPTION7 | | 3. | FUNCTIONAL DESCRIPTION11 | | | 8.1 CENTRAL PROCESSING UNIT (CPU)11 | | | 8.2 MEMORY12 | | | 8.3 INTERRUPTS21 | | | 8.4 TIMERS | | | 8.5 SERIAL I/O30 | | | 8.6 MULTI-MASTER I2C-BUS INTERFACE33 | | | 8.7 PWM OUTPUT CIRCUIT46 | | | 8.8 A-D CONVERTER50 | | | 8.9 ROM CORRECTION FUNCTION54 | | | 8.10 DATA SLICER55 | | | 8.11 OSD FUNCTIONS66 | | | 8.11.1 Triple Layer OSD71 | | | 8.11.2 Display Position74 | | | 8.11.3 Dot Size78 | | | 8.11.4 Clock for OSD79 | | | 8.11.5 Field Determination Display81 | | | 8.11.6 Memory for OSD83 | | | 8.11.7 Character Color91 | | | 8.11.8 Character Background Color91 | | | 8.11.9 OUT1, OUT2 Signals95 | | | 8.11.10 Attribute96 | | | 8.11.11 Automatic Solid Space Function101 | | | 8.11.12 Multiline Display102 | | | 8.11.13 SPRITE OSD Function103 | | | 8.11.14 Window Function107 | | | 8.11.15 Blank Function108 | | | 8.11.16 Raster Coloring Function113 | | | 8.11.17 Scan Mode115 | | | 8.11.18 OSD Output Pin Control116 | | | 8.12. SOFTWARE RUNAWAY DETECT FUNC-TION 117 | | | 8.13. RESET CIRCUIT | | | 8.14 CLOCK GENERATING CIRCUIT119 | | | 8.15. DISPLAY OSCILLATION CIRCUIT122 | | | 8.16. AUTO-CLEAR CIRCUIT122 | | | 8.17. ADDRESSING MODE122 | | | 8.18. MACHINE INSTRUCTIONS122 | | ). PROGRAMMING NOTES | . 122 | |--------------------------------------------------|-------| | 0. ABSOLUTE MAXIMUM RATINGS | .123 | | 1. RECOMMENDED OPERATING CONDITIONS | .123 | | 2. ELECTRIC CHARACTERISTICS | . 124 | | 3. ANALOG R, G, B OUTPUT CHARACTERISTICS | .126 | | 4. A-D CONVERTER CHARACTERISTICS | .126 | | 5. MULTI-MASTER I2C-BUS BUS LINE CHARACTERISTICS | . 127 | | 6. PROM PROGRAMMING METHOD | .128 | | 7. DATA REQUIRED FOR MASK ORDERS | .129 | | 8. APPENDIX | . 130 | | Q DACKAGE OUTLINE | 170 | #### 4. PIN CONFIGURATION Fig. 4.1 Pin Configuration (Top View) # 5. FUNCTIONAL BLOCK DIAGRAM Fig. 5.1 Functional Block Diagram of M37281 # **6. PERFORMANCE OVERVIEW** **Table 6.1 Performance Overview** | Clock frequency | Parameter | | | | Functions | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|-----------|-------------------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Clock frequency S MHz (maximum) | Number of basic instructions | | | | 71 | | | Memory size ROM | | | | | $0.5\ \mu s$ (the minimum instruction execution time, at 8 MHz oscillation frequency) | | | M37281MFH-XXXSP 60K bytes | Clock frequency | , | | | 8 MHz (maximum) | | | M37281MKH-XXXSP, M37281EKSP 80K bytes ROM correction memory included) | Memory size | ROM | M37281MAH-X | XXSP | 40K bytes | | | RAM M37281MAH-XXXSPM37281MFH-XXXSP 1088 bytes (ROM correction memory included) | · | | M37281MFH-X | XXSP | 60K bytes | | | M37281MKH-XXXSP, M37281EKSP 1536 bytes (ROM correction memory included) | | | M37281MKH-XX | XSP, M37281EKSP | 80K bytes | | | OSD ROM (color dot font) 20400 bytes | | RAM | M37281MAH-XXXS | P,M37281MFH-XXXSP | 1088 bytes (ROM correction memory included) | | | OSD ROM (color dot font) OSD RAM (SPRITE) OSD RAM (SPRITE) OSD RAM (spearater) OSD RAM (spearater) OSD RAM (character) Input/Output ports P00-P02, P04-P07 I/O T-bit X 1 (N-channel open-drain output structure, can be used as PW output pins) P10, P15-P17 I/O A-bit X 1 (CMOS input/output structure, can be used as PW output pin in NT input pin, serial input pin) P11-P14 I/O B-bit X 1 (CMOS input/output structure, can be used as SSD output pin in NT input pin, serial input pin) P11-P14 I/O B-bit X 1 (CMOS input/output structure, can be used as A-D input pins) P2 I/O B-bit X 1 (CMOS input/output structure, can be used as A-D input pins) P30, P31 I/O B-bit X 1 (CMOS input/output structure, can be used as A-D input pins) P40-P44 Input S-bit X 1 (CMOS input/output structure, can be used as A-D input pins) P45, P46 Input P45, P46 Input B-5-bit X 1 (CMOS output at structure, can be used as A-D input pins for timer) P52-P55 Output A-bit X 1 (CMOS output structure, can be used as OSD output pins for timer) P63 Input B-63 Input 1-bit X 1 (CMOS output structure, can be used as OSD output pins) P64 Input 1-bit X 1 (CMOS output structure, can be used as OSD output pins) P70-P72 Input 1-bit X 1 (CMOS output structure, can be used as OSD output pin) P70-P72 Input 1-bit X 1 (CMOS output structure when LC is oscillating, can be used as ob-clock output pin) Serial I/O Multi-master I <sup>2</sup> C-BUS interface 1 (2 systems) A-D converter 8 channels (8-bit x 1 (can be used as data slicer input/output, serial input pin) Interrupt Interrupt Interrupt Interrupt Interrupt X 1, Multi-master I <sup>2</sup> C-BUS interface interrupt X Data slicer interrupt X 1, SPRITE OSD interrupt X 1, Visual interrupt X 1, SPRITE OSD interrupt X 1, Visual conversion interrupt X 1, SPRITE OSD interrupt X 1, Visual conversion interrupt X 1, SPRITE OSD interrupt X 1, Visual conversion interrupt X 1, SPRITE OSD interrupt X 1, Visual conversion interrupt X 1, SPRITE OSD interrupt X 1, Visual conversion interrupt X 1, SPRITE OSD interrupt X 1, Visual conversion interrupt X 1, SPRI | | | M37281MKH-XX | XSP, M37281EKSP | 1536 bytes (ROM correction memory included) | | | OSD RAM (SPRITE) 120 bytes 1536 | | OSD F | ROM (character fo | ont) | 20400 bytes | | | Input/Output ports | | OSD F | ROM (color dot fo | nt) | 9672 bytes | | | Input/Output ports P00-P02, P04-P07 I/O 7-bit X 1 (N-channel open-drain output structure, can be used as PW output pins) | | OSD F | RAM (SPRITE) | | 120 bytes | | | ports P03 | | OSD F | RAM (character) | | 1536 bytes | | | P10, P15–P17 I/O 4-bit X 1 (CMOS input/output structure, can be used as OSD output pi INT input pin, serial input pin) P11–P14 I/O 4-bit X 1 (N-channel open-drain output structure, can be used as mul master I²C-BUS interface) P2 I/O 8-bit X 1 (CMOS input/output structure, can be used as A-D input pins) P30, P31 I/O 2-bit X 1 (CMOS input/output structure, can be used as A-D input pins) P40–P44 Input 5-bit X 1 (can be used as A-D input pins, INT input pins, external clock inp pins for timer) P45, P46 Input 2-bit X 1 (N-channel open-drain output structure when serial I/O is use can be used as serial I/O pins) P52–P55 Output 4-bit X 1 (CMOS output structure, can be used as OSD output pins) P63 Input 1-bit X 1 (can be used as sub-clock input pin, OSD clock input pin) P64 Input 1-bit X 1 (CMOS output structure when LC is oscillating, can be used as ub-clock output pin, OSD clock output pin) P70–P72 Input 3-bit X 1 (CMOS output structure when LC is oscillating, can be used as ub-clock output pin, OSD clock output pin) Serial I/O 8-bit X 1 Multi-master I²C-BUS interface 1 (2 systems) A-D converter 8 channels (8-bit resolution) PWM output circuit 8-bit X 8 ROM correction function 2 vectors Subroutine nesting 128 levels (maximum) Interrupt 17, OSD interrupt X 3, Internal timer interrupt X 6, Serial I/O interrupt 1, OSD interrupt X 1, Multi-master I²C-BUS interface interrupt X Data slicer interrupt X 1, Multi-master I²C-BUS interface interrupt X 1, DSD interrupt X 1, A-D conversion interrupt X 1, BRK instruction interrupt X 1, Reset X 1 Clock generating circuit 2 built-in circuits (externally connected to a ceramic resonator or a quart crystal oscillator) | | P00-P | 02, P04–P07 | I/O | 7-bit X 1 (N-channel open-drain output structure, can be used as PWM output pins) | | | INT input pin, serial input pin) P11-P14 | • | P03 | | I/O | 1-bit X 1 (CMOS input/output structure, can be used as PWM output pin) | | | master I²C-BUS interface P2 | | P10, P | 15–P17 | I/O | 4-bit X 1 (CMOS input/output structure, can be used as OSD output pin, INT input pin, serial input pin) | | | P30, P31 I/O 2-bit X 1 (CMOS input/output structure, can be used as A-D input pins) | | P11–P | 14 | I/O | 4-bit X 1 (N-channel open-drain output structure, can be used as multi-master I <sup>2</sup> C-BUS interface) | | | P40-P44 Input 5-bit X 1 (can be used as A-D input pins, INT input pins, external clock inp pins for timer) P45, P46 Input 2-bit X 1 (N-channel open-drain output structure when serial I/O is use can be used as serial I/O pins) P52-P55 Output 4-bit X 1 (CMOS output structure, can be used as OSD output pins) P63 Input 1-bit X 1 (can be used as sub-clock input pin, OSD clock input pin) P64 Input 1-bit X 1 (CMOS output structure when LC is oscillating, can be used as sub-clock output pin, OSD clock output pin) P70-P72 Input 3-bit X 1 (can be used as data slicer input/output, serial input pin) Serial I/O 8-bit X 1 Multi-master P2C-BUS interface 1 (2 systems) A-D converter 8 channels (8-bit resolution) PWM output circuit 8-bit X 8 Timers 8-bit timer X 6 ROM correction function 2 vectors Subroutine nesting 128 levels (maximum) Interrupt 1, OSD interrupt X 1, Multi-master P2C-BUS interface interrupt X Data slicer interrupt X 1, SPRITE OSD interrupt 1, VSVNc interrupt X 1, A-D conversion interrupt X 1, BRK instruction interrupt X 1, Reset X 1 Clock generating circuit 2 built-in circuits (externally connected to a ceramic resonator or a quart crystal oscillator) | | P2 | | I/O | 8-bit X 1 (CMOS input/output structure, can be used as A-D input pins) | | | P4s, P4e Input 2-bit X 1 (N-channel open-drain output structure when serial I/O is use can be used as serial I/O pins) P52-P55 Output 4-bit X 1 (CMOS output structure, can be used as OSD output pins) P63 Input 1-bit X 1 (CMOS output structure, can be used as OSD output pin) P64 Input 1-bit X 1 (CMOS output structure when LC is oscillating, can be used a sub-clock output pin, OSD clock output pin) P70-P72 Input 3-bit X 1 (can be used as data slicer input/output, serial input pin) Serial I/O 8-bit X 1 Multi-master I²C-BUS interface 1 (2 systems) A-D converter 8 channels (8-bit resolution) PWM output circuit 8-bit X 8 Timers 8-bit timer X 6 ROM correction function 2 vectors Subroutine nesting 128 levels (maximum) Interrupt 1, OSD interrupt X 1, Multi-master I²C-BUS interface interrupt X Data slicer interrupt X 1, SPRITE OSD interrupt I, VSYNC interrupt X 1, Reset X 1 Clock generating circuit 2 built-in circuits (externally connected to a ceramic resonator or a quart crystal oscillator) | | P30, P31 | | I/O | 2-bit X 1 (CMOS input/output structure, can be used as A-D input pins) | | | Can be used as serial I/O pins) P52-P55 | | P40-P44 | | Input | 5-bit X 1 (can be used as A-D input pins, INT input pins, external clock input pins for timer) | | | P63 Input 1-bit X 1 (can be used as sub-clock input pin, OSD clock input pin) P64 Input 1-bit X 1 (CMOS output structure when LC is oscillating, can be used a sub-clock output pin, OSD clock output pin) P70–P72 Input 3-bit X 1 (can be used as data slicer input/output, serial input pin) Serial I/O 8-bit X 1 Multi-master I²C-BUS interface 1 (2 systems) A-D converter 8 channels (8-bit resolution) PWM output circuit 8-bit X 8 Timers 8-bit timer X 6 ROM correction function 2 vectors Subroutine nesting 128 levels (maximum) Interrupt 128 levels (maximum) 129 types> INT external interrupt X 3, Internal timer interrupt X 6, Serial I/O interrupt X 1, OSD interrupt X 1, Multi-master I²C-BUS interface interrupt X Data slicer interrupt X 1, A-D conversion interrupt X 1, BRK instruction interrupt X 1, Reset X 1 Clock generating circuit 2 built-in circuits (externally connected to a ceramic resonator or a quart crystal oscillator) | | P45, P46 | | Input | 2-bit X 1 (N-channel open-drain output structure when serial I/O is used, can be used as serial I/O pins) | | | P64 | | | | Output | 4-bit X 1 (CMOS output structure, can be used as OSD output pins) | | | sub-clock output pin, OSD clock output pin) P70–P72 Input 3-bit X 1 (can be used as data slicer input/output, serial input pin) Serial I/O 8-bit X 1 Multi-master I²C-BUS interface 1 (2 systems) A-D converter 8 channels (8-bit resolution) PWM output circuit 8-bit X 8 Timers 8-bit timer X 6 ROM correction function 2 vectors Subroutine nesting 128 levels (maximum) Interrupt 1, OSD interrupt X 1, Multi-master I²C-BUS interface interrupt X Data slicer interrupt X 1, FRRITE OSD interrupt X 1, VSYNC interrupt X 1, Reset X 1 Clock generating circuit 2 built-in circuits (externally connected to a ceramic resonator or a quart crystal oscillator) | | | | Input | 1-bit X 1 (can be used as sub-clock input pin, OSD clock input pin) | | | Serial I/O 8-bit X 1 Multi-master I <sup>2</sup> C-BUS interface 1 (2 systems) A-D converter 8 channels (8-bit resolution) PWM output circuit 8-bit X 8 Timers 8-bit timer X 6 ROM correction function 2 vectors Subroutine nesting 128 levels (maximum) Interrupt 179 types> INT external interrupt X 3, Internal timer interrupt X 6, Serial I/O interrupt 1, OSD interrupt X 1, Multi-master I <sup>2</sup> C-BUS interface interrupt X Data slicer interrupt X 1, A-D conversion interrupt X 1, BRK instruction interrupt X 1, Reset X 1 Clock generating circuit 2 built-in circuits (externally connected to a ceramic resonator or a quart crystal oscillator) | | P64 | | Input | 1-bit X 1 (CMOS output structure when LC is oscillating, can be used as sub-clock output pin, OSD clock output pin) | | | Multi-master I²C-BUS interface A-D converter 8 channels (8-bit resolution) PWM output circuit 8-bit x 8 Timers 8-bit timer x 6 ROM correction function 2 vectors Subroutine nesting 128 levels (maximum) Interrupt 1, OSD interrupt x 1, Multi-master I²C-BUS interface interrupt x Data slicer interrupt x 1, f(XIN)/4096 interrupt x 1, BRK instruction interrupt x 1, Reset x 1 Clock generating circuit 1 (2 systems) 1 (2 systems) 1 (2 systems) 1 (2 systems) 1 (3 channels (8-bit resolution) 2 vectors 1 (2 systems) 1 (3 channels (8-bit resolution) 2 vectors 1 (2 systems) 1 (3 channels (8-bit resolution) 2 vectors 1 (2 systems) 1 (3 channels (8-bit resolution) 2 vectors 1 (2 systems) 2 vectors 1 (2 systems) 2 bit imer x 6 2 vectors 1 (3 systems) 2 vectors 1 (2 systems) 2 bit imer x 6 2 vectors 1 (3 systems) 2 bit imer x 6 2 vectors 1 (4 systems) 2 bit in circuits (externally connected to a ceramic resonator or a quart crystal oscillator) | P70-P72 Input | | Input | , , , , , , , , , , , , , , , , , , , , | | | | A-D converter PWM output circuit 8-bit X 8 Timers 8-bit timer X 6 ROM correction function 2 vectors Subroutine nesting 128 levels (maximum) Interrupt <a href="https://doi.org/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/10.100/j.nc/1&lt;/td&gt;&lt;td&gt;Serial I/O&lt;/td&gt;&lt;td&gt;&lt;/td&gt;&lt;td&gt;&lt;/td&gt;&lt;td&gt;&lt;/td&gt;&lt;td&gt;8-bit X 1&lt;/td&gt;&lt;/tr&gt;&lt;tr&gt;&lt;td&gt;PWM output circuit 8-bit X 8 ROM correction function 2 vectors Subroutine nesting 128 levels (maximum) Interrupt &lt;a href=" mailto:specific="" style="color: blue;">specific style="color: blue;"&gt;specific style="colo</a> | Multi-master I <sup>2</sup> C | -BUS inte | erface | | 1 (2 systems) | | | Timers 8-bit timer X 6 ROM correction function 2 vectors Subroutine nesting 128 levels (maximum) 129 types> INT external interrupt X 3, Internal timer interrupt X 6, Serial I/O interrupt 1, OSD interrupt X 1, Multi-master I <sup>2</sup> C-BUS interface interrupt X Data slicer interrupt X 1, A-D conversion interrupt X 1, SPRITE OSD interrupt 1, VSYNC interrupt X 1, A-D conversion interrupt X 1, Reset X 1 Clock generating circuit 2 built-in circuits (externally connected to a ceramic resonator or a quart crystal oscillator) | A-D converter | | | | 8 channels (8-bit resolution) | | | ROM correction function 2 vectors Subroutine nesting 128 levels (maximum) Interrupt 19 types> INT external interrupt X 3, Internal timer interrupt X 6, Serial I/O interrupt 1, OSD interrupt X 1, Multi-master I <sup>2</sup> C-BUS interface interrupt X Data slicer interrupt X 1, f(XIN)/4096 interrupt X 1, SPRITE OSD interrupt 1, VsyNc interrupt X 1, A-D conversion interrupt X 1, BRK instruction interrupt X 1, Reset X 1 Clock generating circuit 2 vectors 2 vectors 128 levels (maximum) 4 (No Special I/O interrupt X 2, Internal timer interrupt X 6, Serial I/O interrupt X 1, OSD interrupt X 1, SPRITE OSD interrupt X 1, VsyNc interrupt X 1, A-D conversion interrupt X 1, BRK instruction interrupt X 1, Reset X 1 Clock generating circuit 2 built-in circuits (externally connected to a ceramic resonator or a quart crystal oscillator) | PWM output circuit | | | | 8-bit × 8 | | | Subroutine nesting 128 levels (maximum) 12 | Timers | | | | 8-bit timer X 6 | | | Interrupt <19 types> INT external interrupt × 3, Internal timer interrupt × 6, Serial I/O interrupt 1, OSD interrupt x 1, Multi-master I²C-BUS interface interrupt x Data slicer interrupt x 1, f(XIN)/4096 interrupt x 1, SPRITE OSD interrupt 1, VSYNC interrupt x 1, A-D conversion interrupt x 1, BRK instruction interrupt x 1, Reset x 1 Clock generating circuit 2 built-in circuits (externally connected to a ceramic resonator or a quart crystal oscillator) | ROM correction function | | | | 2 vectors | | | INT external interrupt X 3, Internal timer interrupt X 6, Serial I/O interrupt 1, OSD interrupt X 1, Multi-master I <sup>2</sup> C-BUS interface interrupt X Data slicer interrupt X 1, f(XIN)/4096 interrupt X 1, SPRITE OSD interrupt 1, VSYNC interrupt X 1, A-D conversion interrupt X 1, BRK instruction interrupt X 1, Reset X 1 Clock generating circuit 2 built-in circuits (externally connected to a ceramic resonator or a quart crystal oscillator) | | | | | 128 levels (maximum) | | | crystal oscillator) | Interrupt | | | | INT external interrupt X 3, Internal timer interrupt X 6, Serial I/O interrupt X 1, OSD interrupt X 1, Multi-master I <sup>2</sup> C-BUS interface interrupt X 1, Data slicer interrupt X 1, f(XIN)/4096 interrupt X 1, SPRITE OSD interrupt X 1, VSYNC interrupt X 1, A-D conversion interrupt X 1, BRK instruction inter- | | | Data slicer Built in | Clock generating circuit | | | | 2 built-in circuits (externally connected to a ceramic resonator or a quartz-crystal oscillator) | | | | Data slicer | | | | Built in | | **Table 6.2 Performance Overview** | Parameter | | | | Functions | | |-------------------------------------------|--------------------|----------------------------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | OSD function Number of display characters | | olay characters | 32 characters X 16 lines | | | | OSD IUIICUOII | | Dot structure | | CC mode: 16 × 26 dots (Character display area: 16 × 20 dots) OSD mode: 16 × 20 dots EXOSD mode: 16 × 26 dots SPRITE display: 16 × 20 dots | | | | | Kinds of characters | | CC/OSD mode: 510 kinds<br>CDOSD mode: 62 kinds<br>SPRITE display: 1 kind | | | | | Kinds of character sizes | | CC mode: 4 kinds<br>OSD/CDOSD mode: 14 kinds<br>SPRITE display: 8 kinds | | | | | Character font coloring | | <pre><cc mode=""> 1 screen : 8 kinds (per character unit) <osd mode=""> 1 screen : 15 kinds (per character unit) <cdosd mode=""> 1 screen : 8 kinds (per dot unit) <sprite display=""> 1 screen : 8 kinds (per dot unit)</sprite></cdosd></osd></cc></pre> | | | | | Display position | | Horizontal: 256 levels, Vertical: 1024 levels<br><sprite display=""> Horizontal: 2048 levels, Vertical: 1024 levels</sprite> | | | Power source voltage | | | 5V ± 10% | | | | Power dissipation | In high-speed mode | OSD ON<br>(Analog output) | Data slicer<br>ON | 275 mW typ. ( at oscillation frequency f(XIN) = 8 MHz, fosc = 27 MHz) | | | | | OSD ON<br>(Digital output) | Data slicer<br>OFF | 165 mW typ. ( at oscillation frequency f(XIN) = 8 MHz, fosc = 27 MHz ) | | | | | OSD OFF | Data slicer OFF | 82.5 mW typ. ( at oscillation frequency f(XIN) = 8 MHz) | | | | In low-speed mode | OSD OFF | Data slicer<br>OFF | 0.33 mW typ. ( at oscillation frequency f(XCIN) = 32 kHz, f(XIN) = stop) | | | In stop mode | | | 0.055 mW ( maximum ) | | | | Operating temperature range | | | | −10 °C to 70 °C | | | Device structure | | | CMOS silicon gate process | | | | Package | | | 52-pin shrink plastic molded DIP | | | # 7. PIN DESCRIPTION **Table 7.1 Pin Description** | Pin | Name | Input/<br>Output | Functions | | | |--------------------------------------------------------------|-------------------------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Vcc,<br>(AVcc,)<br>Vss | Power source | | Apply voltage of 5 V $\pm$ 10 % (typical) to Vcc (AVcc ) , and 0 V to Vss. ( )M37281EKSP | | | | CNVss | CNVss | | Connected to Vss. | | | | RESET | Reset input | Input | To enter the reset state, the reset input pin must be kept at a LOW for 2 μs or more (under normal Vcc conditions). If more time is needed for the quartz-crystal oscillator to stabilize, this LOW condition should be maintained for the required time. | | | | XIN | Clock input | Input | This chip has an internal clock generating circuit. To control generating frequency, an external ceramic resonator or a quartz-crystal oscillator is connected between pins XIN | | | | Xout | Clock output | Output | and Xout. If an external clock is used, the clock source should be connected to the Xin pin and the Xout pin should be left open. | | | | P00/<br>PWM4–<br>P02/PWM6,<br>P03/PWM7, | I/O port P0 | I/O | Port P0 is an 8-bit I/O port with direction register allowing each I/O bit to be individually programmed as input or output. At reset, this port is set to input mode. The output structure of P03 is CMOS output, that of P00–P02 and P04–P07 are N-channel open-drain output (See note.) | | | | P04/<br>PWM0–<br>P07/PWM3 | 8-bit PWM output | Output | Pins P00–P03 and P04–P07 are also used as 8-bit PWM output pins PWM4–PWM7 and PWM0–PWM3 respectively. The output structure of PWM0–PWM6 is N-channel open-drain output. And the output structure of PWM7 is CMOS output. | | | | P10/OUT2,<br>P11/SCL1,<br>P12/SCL2, | I/O port P1 | I/O | Port P1 is an 8-bit I/O port and has basically the same functions as port P0. The output structure of P10 and P15–P17 is CMOS output, that of P11–P14 is N-channel open-drain output (See note.) | | | | P13/SDA1,<br>P14/SDA2,<br>P15/G0. | OSD output | Output | Pin P10, P15–P17 are also used as OSD output pins OUT2, G0, B0, R0, respectively. The output structure is CMOS output. | | | | P15/G0,<br>P16/INT3/<br>B0, | Multi-master<br>I <sup>2</sup> C-BUS interface | I/O | Pin P11–P14 are used as SCL1, SCL2, SDA1 and SDA2 respectively, when multi-master I <sup>2</sup> C-BUS interface is used. The output structure is N-channel open-drain output. | | | | P17/SIN/R0 | External interrupt input | Input | Pin P16 is also used as INT external interrupt input pin INT3. | | | | | Serial I/O data input | Input | Pin P17 is also used as serial I/O data input pin SIN. | | | | P20-P23<br>P24/AD3- | I/O port P2 | I/O | Port P2 is an 8-bit I/O port and has basically the same functions as port P0. The output structure is CMOS output (See note.) | | | | P26/AD1,<br>P27/AD5 | Analog input | Input | Pins P24–P26, P27 are also used as analog input pins AD3–AD1, AD5 respectively. | | | | P30/AD7,<br>P31/AD8 | I/O port P3 | I/O | Ports P30 and P31 are 2-bit I/O ports and have basically the same functions as port P0. To output structure is CMOS output (See note.) | | | | | Analog input | Input | Pins P30, P31 are also used as analog input pins AD7, AD8 respectively. | | | | P40/AD4, | Input port P4 | Input | Ports P40–P46 are a 7-bit input port. | | | | P41/INT2,<br>P42/TIM2, | Analog input | Input | Pin P40 is also used as analog input pin AD4. | | | | P43/TIM2,<br>P43/TIM3,<br>P44/INT1,<br>P45/SOUT,<br>P46/SCLK | External interrupt input | Input | Pins P41, P44 are also used as INT external interrupt input pins INT2, INT1. | | | | | External clock input for timer | Input | Pins P42 and P43 are also used as INT external clock input pins TIM2, TIM3 for timer respectively. | | | | | Serial I/O data output | Output | Pin P45 is used as serial I/O data output pin Sout. The output structure is N-channel opendrain output. | | | | | Serial I/O<br>synchronous clock<br>input/output | I/O | Pin P46 is used as serial I/O synchronous clock input/output pin SCLK. The output structure is N-channel open-drain output. | | | Table 7.2 Pin Description (continued) | Pin | Name | Input/<br>Output | Functions | | |------------------------------------|--------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | P52/R/R1, | Output port P5 | Output | Port P5 is a 4-bit output port. The output structure is CMOS output. | | | P53/G/G1,<br>P54/B/B1,<br>P55/OUT1 | OSD output | Output | Pins P52–P55 are also used as OSD output pins R/R1, G/G1, B/B1, OUT1 respectively. At R, G, B output, the output structure is analog output. At R1, G1, B1 and OUT1 output, the output structure is CMOS output. | | | P63/OSC1/ | Input port P6 | Input | Ports P63 and P64 are 2-bit input port. | | | XCIN,<br>P64/OSC2/ | Clock input for OSD | Input | Pin P63 is also used as OSD clock input pin OSC1. | | | XCOUT | Clock output for OSD | Output | Pin P64 is also used as OSD clock output pin OSC2. The output structure is CMOS output. | | | | Sub-clock input | Input | Pin P63 is also used as sub-clock input pin XCIN. | | | | Sub-clock output | Output | Pin P64 is also used as sub-clock output pin Xcout. The output structure is CMOS output. | | | P70/CVIN, | Input port P7 | Input | Ports P70–P72 are 3-bit input port. | | | P71/VHOLD,<br>P72/(SIN) | Input for data<br>slicer | Input | Pins P70, P71 are also used as data slicer input pins CVIN, VHOLD respectively. When using data slicer, input composite video signal through a capacitor. Connect a capacitor between VHOLD and VSS. | | | | Serial I/O data input | Input | Pins P72 is also used as serial I/O data input pin SIN. | | | HLF/AD6 | I/O for data slicer | I/O | When using data slicer, connect a filter using of a capacitor and a resistor between HLF and Vss. | | | | Analog input | Input | This is an analog input pin AD6. | | | HSYNC | HSYNC input | Input | This is a horizontal synchronous signal input for OSD. | | | Vsync | VSYNC input | Input | This is a vertical synchronous signal input for OSD. | | Note: Port Pi (i = 0 to 3) has the port Pi direction register (address 00C116 of zero page) which can be used to program each bit as an input ("0") or an output ("1"). The pins programmed as "1" in the direction register are output pins. When pins are programmed as "0," they are input pins. When pins are programmed as output pins, the output data are written into the port latch and then output. When data is read from the output pins, the output pin level is not read but the data of the port latch is read. This allows a previously-output value to be read correctly even if the output "L" voltage has risen, for example, because a light emitting diode was directly driven. The input pins float, so the values of the pins can be read. When data is written into the input pin, it is written only into the port latch, while the pin remains in the floating state. Fig. 7.1 I/O Pin Block Diagram (1) Fig. 7.2 I/O Pin Block Diagram (2) # 8. FUNCTIONAL DESCRIPTION 8.1. CENTRAL PROCESSING UNIT (CPU) This microcomputer uses the standard 740 Family instruction set. Refer to the table of 740 Family addressing modes and machine instructions or the SERIES 740 <Software> User's Manual for details on the instruction set. Machine-resident 740 Family instructions are as follows: The FST, SLW instruction cannot be used. The MUL, DIV, WIT and STP instructions can be used. # 8.1.1 CPU Mode Register The CPU mode register contains the stack page selection bit and internal system clock selection bit. The CPU mode register is allocated at address 00FB<sub>16</sub>. Fig. 8.1.1 CPU Mode Register #### 8.2 MEMORY # 8.2.1 Special Function Register (SFR) Area The special function register (SFR) area in the zero page contains control registers such as I/O ports and timers. #### 8.2.2 RAM RAM is used for data storage and for stack area of subroutine calls and interrupts. #### 8.2.3 ROM The M37281MAH-XXXSP has 40K-byte program area and M37281MFH-XXXSP has 60K-byte program area. The M37281MKH -XXXSP has 56K-byte program area and 24K-byte data-dedicated area. For the M37281EKSP, the two area (60K, 24K + 56K) can be swithed each other by setting the bank control register. #### **8.2.4 OSD RAM** RAM for display is used for specifying the character codes and colors to display. #### 8.2.5 OSD ROM ROM for display is used for storing character data. # 8.2.6 Interrupt Vector Area The interrupt vector area contains reset and interrupt vectors. # 8.2.7 Zero Page The 256 bytes from addresses 000016 to 00FF16 are called the zero page area. The internal RAM and the special function registers (SFR) are allocated to this area. The zero page addressing mode can be used to specify memory and register addresses in the zero page area. Access to this area with only 2 bytes is possible in the zero page addressing mode. # 8.2.8 Special Page The 256 bytes from addresses FF0016 to FFFF16 are called the special page area. The special page addressing mode can be used to specify memory addresses in the special page area. Access to this area with only 2 bytes is possible in the special page addressing mode. #### 8.2.9 ROM Correction Vector This is used as the program jump destination addresses for ROM correction. Fig. 8.2.1 Memory Map (M37281MKH-XXXSP, M37281EKSP) Fig. 8.2.2 Memory Map (M37281MAH-XXXSP,M37281MFH-XXXSP) # 8.2.10 Expansion ROM (only M37281MKH-XXXSP/M37281EKSP) The M37281MKH-XXXSP/M37281EKSP can use 5-bank (total 20K bytes) expansion ROM (4K bytes each bank) by setting the bank register. The expansion ROM is assigned to address 1B00016 to 1FFF16. The contents of each bank in the expansion ROM are read by setting the bank register and accessing addresses 100016 to 1FFF16. As the expansion ROM is not programmable, use it as data-dedicated area. When using the expansion ROM area, the internal ROM at addresses 100016 to 1FFF16 (extra area) is not also programmable. - Notes 1: When using the expansion ROM (BK7 = "1"), the ROM correction function do not operate for addresses 100016 to 1FFF16. - 2: When using the emulator MCU (M37281ERSS), as addresses 100016 to FFFF16 can be emulated by setting bit 7 of the bank control register to "0," the expansion ROM cannot be used. Addresses 200016 to FFF16 can be emulated by setting it to "1." The data in specified area by the bank selection bits can be read by accessing addresses 100016 to 1FFF16. - **3:** When using the emulator MCU, the expansion ROM and the extra area cannot be emulated by setting bit 7 of the bank control register to "1." Therefore, write the data to this area before using. - 4: For the M37281MKH-XXXSP, fix bit 7 of the bank control register to "1." For M37281MAH-XXXSP and M37281MFH-XXXSP, fix the address 00ED16 to "0016." Fig. 8.2.3 Bank Control Register Fig. 8.2.4 Memory Map of Special Function Register 1 (SFR1) (1) Fig. 8.2.5 Memory Map of Special Function Register 1 (SFR2) (2) Fig. 8.2.6 Memory Map of Special Function Register 2 (SFR2) (1) Fig. 8.2.7 Memory Map of Special Function Register 2 (SFR2) (2) Fig. 8.2.8 Memory Map of Special Function Register 2 (SFR2) (3) | | <bit allocation=""></bit> | <state after="" immediately="" reset=""></state> | |------------------------------------------------------|-------------------------------------------------|--------------------------------------------------| | | : Function bit | 0 : "0" immediately after reset | | | Name: | 1 : "1" immediately after reset | | | : No function bit | ? : Indeterminate immediately | | | O: Fix to this bit to "0" (do not write to "1") | after reset | | | 1: Fix to this bit to "1" (do not write to "0") | | | | | | | Register | Bit allocation | State immediately after reset | | Processor status register (PS) Program counter (PCH) | N V T B D I Z C | ? ? ? ? ? 1 ? ? | | , , | | Contents of address FFFF16 | | Program counter (PCL) | | Contents of address FFFE <sub>16</sub> | | | | | Fig. 8.2.9 Internal State of Processor Status Register and Program Counter at Reset #### 8.3 INTERRUPTS Interrupts can be caused by 19 different sources consisting of 3 external, 14 internal, 1 software, and reset. Interrupts are vectored interrupts with priorities as shown in Table 8.3.1. Reset is also included in the table because its operation is similar to an interrupt. When an interrupt is accepted, - ① The contents of the program counter and processor status register are automatically stored into the stack. - ② The interrupt disable flag I is set to "1" and the corresponding interrupt request bit is set to "0." - ③ The jump destination address stored in the vector address enters the program counter. Nothing to stop reset. Other interrupts are disabled when the interrupt disable flag is set to "1." All interrupts except the BRK instruction interrupt have an interrupt request bit and an interrupt enable bit. The interrupt request bits are in interrupt request registers 1 and 2 and the interrupt enable bits are in interrupt control registers 1 and 2. Figures 8.3.2 to 8.3.6 show the interrupt-related registers. Interrupts other than the BRK instruction interrupt and reset are accepted when the interrupt enable bit is "1," interrupt request bit is "1," and the interrupt disable flag is "0." The interrupt request bit can be set to "0" by a program, but not set to "1." The interrupt enable bit can be set to "0" and "1" by a program. Reset is treated as a non-maskable interrupt with the highest priority. Figure 8.3.1 shows interrupt control. # 8.3.1 Interrupt Causes #### (1) VSYNC and OSD Interrupts The VSYNC interrupt is an interrupt request synchronized with the vertical sync signal. The OSD interrupt occurs after character block display to the CRT is completed. #### (2) INT1, INT2 External Interrupts The INT1 and INT2 interrupts are external interrupt inputs, the system detects that the level of a pin changes from LOW to HIGH or from HIGH to LOW, and generates an interrupt request. The input active edge can be selected by bits 3 and 4 of the interrupt input polarity register (address 021216): when this bit is "0," a change from LOW to HIGH is detected; when it is "1," a change from HIGH to LOW is detected. Note that both bits are cleared to "0" at reset. #### (3) Timer 1 to 4 Interrupts An interrupt is generated by an overflow of timer 1, 2, 3 or 4. **Table 8.3.1 Interrupt Vector Addresses and Priority** | Priority | Interrupt Source | Vector Addresses | Remarks | |----------|-------------------------------------------------------|------------------|---------------------------------------------------------------------------------------------------| | 1 | Reset | FFFF16, FFFE16 | Non-maskable | | 2 | OSD interrupt | FFFD16, FFFC16 | | | 3 | INT1 external interrupt | FFFB16, FFFA16 | Active edge selectable | | 4 | Data slicer interrupt | FFF916, FFF816 | | | 5 | Serial I/O interrupt | FFF716, FFF616 | | | 6 | Timer 4 interrupt | FFF516, FFF416 | | | 7 | f(XIN)/4096 • SPRITE OSD interrupt | FFF316, FFF216 | Software switch by software (See note) | | 8 | VSYNC interrupt | FFF116, FFF016 | | | 9 | Timer 3 interrupt | FFEF16, FFEE16 | | | 10 | Timer 2 interrupt | FFED16, FFEC16 | | | 11 | Timer 1 interrupt | FFEB16, FFEA16 | | | 12 | A-D convertion • INT3 external interrupt | FFE916, FFE816 | Software switch by software (See note)/<br>When selecting INT3 interrupt, active edge selectable. | | 13 | INT2 external interrupt | FFE716, FFE616 | Active edge selectable | | 14 | Multi-master I <sup>2</sup> C-BUS interface interrupt | FFE516, FFE416 | | | 15 | Timer 5 • 6 interrupt | FFE316, FFE216 | Software switch by software (See note) | | 16 | BRK instruction interrupt | FFDF16, FFDE16 | Non-maskable (software interrupt) | Note: Switching a source during a program causes an unnecessary interrupt occurs. Accordingly, set a source at initializing of program. # (4) Serial I/O Interrupt This is an interrupt request from the clock synchronous serial I/O function. #### (5) f(XIN)/4096 • SPRITE OSD Interrupt The f (XIN)/4096 interrupt occurs regularly with a f(XIN)/4096 period. Set bit 0 of the PWM mode register 1 to "0." The SPRITE OSD interrupt occurs at the completion of SPRITE display. Since f(XIN)/4096 interrupt and SPRITE OSD interrupt share the same vector, an interrupt source is selected by bit 5 of the SPRITE OSD control register (address 025816). #### (6) Data Slicer Interrupt An interrupt occurs when slicing data is completed. # (7) Multi-master I<sup>2</sup>C-BUS Interface Interrupt This is an interrupt request related to the multi-master I<sup>2</sup>C-BUS interface. #### (8) A-D Conversion • INT3 external Interrupt The A-D conversion interrupt occurs at the completion of A-D conversion. The INT3 is an external input, the system detects that the level of a pin changes from LOW to HIGH or from HIGH to LOW, and generates an interrupt request. The input active edge can be selected by bit 6 of the interrupt input polarity register (address 021216): when this bit is "0," a change from LOW to HIGH is detected; when it is "1," a change from HIGH to LOW is detected. Note that this bit is cleared to "0" at reset. Since A-D conversion interrupt and the INT3 external interrupt share the same vector, an interrupt source is selected by bit 7 of the interrupt interval determination control register (address 0212<sub>16</sub>). # (9) Timer 5 • 6 Interrupt An interrupt is generated by an overflow of timer 5 or 6. Their priorities are same, and can be switched by software. #### (10) BRK Instruction Interrupt This software interrupt has the least significant priority. It does not have a corresponding interrupt enable bit, and it is not affected by the interrupt disable flag I (non-maskable). Fig. 8.3.1 Interrupt Control #### Interrupt Request Register 1 b7b6 b5b4b3 b2b1b0 Interrupt request register 1 (IREQ1) [Address 00FC16] After reset R W Name **Functions** Timer 1 interrupt 0: No interrupt request issued 0 R \* request bit (TM1R) 1: Interrupt request issued Timer 2 interrupt 0 : No interrupt request issued 0 R \* request bit (TM2R) 1: Interrupt request issued Timer 3 interrupt 0 : No interrupt request issued 0 R :\* request bit (TM3R) 1 : Interrupt request issued Timer 4 interrupt 0: No interrupt request issued R :\* 0 request bit (TM4R) 1: Interrupt request issued 0 R \* 0 : No interrupt request issued OSD interrupt request bit (OSDR) 1: Interrupt request issued R | \* VSYNC interrupt 0: No interrupt request issued 0 request bit (VSCR) 1: Interrupt request issued 0 R \* A-D conversion • INT3 0: No interrupt request issued external interrupt request 1: Interrupt request issued bit (ADR) Nothing is assigned. This bit is a write disable bit. R:-0 When this bit is read out, the value is "0." \*: "0" can be set by software, but "1" cannot be set. Fig. 8.3.2 Interrupt Request Register 1 Fig. 8.3.3 Interrupt Request Register 2 Fig. 8.3.4 Interrupt Control Register 1 Fig. 8.3.5 Interrupt Control Register 2 Fig. 8.3.6 Interrupt Input Polarity Register #### 8.4 TIMERS This microcomputer has 6 timers: timer 1, timer 2, timer 3, timer 4, timer 5, and timer 6. All timers are 8-bit timers with the 8-bit timer latch. The timer block diagram is shown in Figure 8.4.3. All of the timers count down and their divide ratio is 1/(n+1), where n is the value of timer latch. By writing a count value to the corresponding timer latch (addresses 00F016 to 00F316: timers 1 to 4, addresses 021A16 and 021B16: timers 5 and 6), the value is also set to a timer, simultaneously. Down counts " $nn_{16}-1$ , $nn_{16}-2$ ......, 01<sub>16</sub>, 00<sub>16</sub>" by the input of the count source from the right after setting to the timer. The interrupt is requested by a timer overflow at the next count source input in which the value of the timer becomes "00<sub>16</sub>." Each timers are explained below. # 8.4.1 Timer 1 Timer 1 can select one of the following count sources: - f(XIN)/16 or f(XCIN)/16 - f(XIN)/4096 or f(XCIN)/4096 - External clock from the TIM2 pin The count source of timer 1 is selected by setting bits 5 and 0 of timer mode register 1 (address 00F416). Either f(XIN) or f(XCIN) is selected by bit 7 of the CPU mode register. Timer 1 interrupt request occurs at timer 1 overflow. #### 8.4.2 Timer 2 Timer 2 can select one of the following count sources: - f(XIN)/16 or f(XCIN)/16 - Timer 1 overflow signal - External clock from the TIM2 pin The count source of timer 2 is selected by setting bits 4 and 1 of timer mode register 1 (address 00F416). Either f(XIN) or f(XCIN) is selected by bit 7 of the CPU mode register. When timer 1 overflow signal is a count source for the timer 2, the timer 1 functions as an 8-bit prescaler. Timer 2 interrupt request occurs at timer 2 overflow. #### 8.4.3 Timer 3 Timer 3 can select one of the following count sources: - f(XIN)/16 or f(XCIN)/16 - f(XCIN) - External clock from the TIM3 pin The count source of timer 3 is selected by setting bit 0 of timer mode register 2 (address 00F516) and bit 6 at address 00C716. Either f(XIN) or f(XCIN) is selected by bit 7 of the CPU mode register. Timer 3 interrupt request occurs at timer 3 overflow. #### 8.4.4 Timer 4 Timer 4 can select one of the following count sources: - f(XIN)/16 or f(XCIN)/16 - f(XIN)/2 or f(XCIN)/2 - f(XCIN) - Timer 3 overflow signal The count source of timer 4 is selected by setting bits 1 and 4 of timer mode register 2 (address 00F516). Either f(XIN) or f(XCIN) is selected by bit 7 of the CPU mode register. When timer 3 overflow signal is a count source for the timer 4, the timer 3 functions as an 8-bit prescaler. Timer 4 interrupt request occurs at timer 4 overflow. #### 8.4.5 Timer 5 Timer 5 can select one of the following count sources: - f(XIN)/16 or f(XCIN)/16 - · Timer 2 overflow signal - · Timer 4 overflow signal The count source of timer 5 is selected by setting bit 6 of timer mode register 1 (address 00F416) and bit 7 of timer mode register 2 (address 00F516). When overflow of timer 2 or 4 is a count source for timer 5, either timer 2 or 4 functions as an 8-bit prescaler. Either f(XIN) or f(XCIN) is selected by bit 7 of the CPU mode register. Timer 5 interrupt request occurs at timer 5 overflow. #### 8.4.6 Timer 6 Timer 6 can select one of the following count sources: - f(XIN)/16 or f(XCIN)/16 - Timer 5 overflow signal The count source of timer 6 is selected by setting bit 7 of timer mode register 1 (address 00F416). Either f(XIN) or f(XCIN) is selected by bit 7 of the CPU mode register. When timer 5 overflow signal is a count source for timer 6, timer 5 functions as an 8-bit prescaler. Timer 6 interrupt request occurs at timer 6 overflow. At reset, timers 3 and 4 are connected by hardware and "FF16" is automatically set in timer 3; "0716" in timer 4. The $f(XIN)^*/16$ is selected as the timer 3 count source. The internal reset is released by timer 4 overflow in this state and the internal clock is connected. At execution of the STP instruction, timers 3 and 4 are connected by hardware and "FF16" is automatically set in timer 3; "0716" in timer 4. However, the $f(XIN)^*/16$ is not selected as the timer 3 count source. So set both bit 0 of timer mode register 2 (address 00F516) and bit 6 at address 00C716 to "0" before execution of the STP instruction $(f(XIN)^*/16$ is selected as the timer 3 count source). The internal STP state is released by timer 4 overflow in this state and the internal clock is connected. As a result of the above procedure, the program can start under a stable clock. \*: When bit 7 of the CPU mode register (CM7) is "1," f(XIN) becomes f(XCIN). The timer-related registers is shown in Figures 8.4.1 and 8.4.2. Fig. 8.4.1 Timer Mode Register 1 Fig. 8.4.2 Timer Mode Register 2 Fig. 8.4.3 Timer Block Diagram #### **8.5 SERIAL I/O** This microcomputer has a built-in serial I/O which can either transmit or receive 8-bit data serially in the clock synchronous mode. The serial I/O block diagram is shown in Figure 8.5.1. The synchronous clock I/O pin (SCLK), and data output pin (SOUT) also function as port P4, data input pin (SIN) also functions as ports P1 and P7. Bit 2 of the serial I/O mode register (address 021316) selects whether the synchronous clock is supplied internally or externally (from the SCLK pin). When an internal clock is selected, bits 1 and 0 select whether f(XIN) or f(XCIN) is divided by 8, 16, 32, or 64. To use the pin for servial I/O, set the bit corresponding to SCLK pin of thr port P4 direction register (address 00C916) and the bit corresponding to SIN pin of the port P1 direction register (address 00C316) to "0". More over, set the bit corresponding to SOUT of rhe port P4 direction register (address 00C916) to "1" And, to use SOUT pin for serial I/O, set the corresponding bits of the port P4 direction register (address 00C916) to "1." The operation of the serial I/O is described below. The operation of the serial I/O differs depending on the clock source; external clock or internal clock. Fig. 8.5.1 Serial I/O Block Diagram Internal clock: The serial I/O counter is set to "7" during the write cycle into the serial I/O register (address 021416), and the transfer clock goes "H" forcibly. At each falling edge of the transfer clock after the write cycle, serial data is output from the Sout pin. Transfer direction can be selected by bit 5 of the serial I/O mode register. At each rising edge of the transfer clock, data is input from the SIN pin and data in the serial I/O register is shifted 1 bit. After the transfer clock has counted 8 times, the serial I/O counter becomes "0" and the transfer clock stops at HIGH. At this time the interrupt request bit is set to "1." External clock: The an external clock is selected as the clock source, the interrupt request is set to "1" after the transfer clock has been counted 8 counts. However, transfer operation does not stop, so the clock should be controlled externally. Use the external clock of 500 kHz or less with a duty cycle of 50 %. The serial I/O timing is shown in Figure 8.5.2. When using an external clock for transfer, the external clock must be held at HIGH for initializing the serial I/O counter. When switching between an internal clock and an external clock, do not switch during transfer. Also, be sure to initialize the serial I/O counter after switching. - Notes 1: On programming, note that the serial I/O counter is set by writing to the serial I/O register with the bit managing instructions, such as SEB and CLB. - 2: When an external clock is used as the synchronous clock, write transmit data to the serial I/O register when the transfer clock input level is Fig. 8.5.2 Serial I/O Timing (for LSB first) Fig. 8.5.3 Serial I/O Mode Register # 8.6 MULTI-MASTER I<sup>2</sup>C-BUS INTERFACE The multi-master I²C-BUS interface is a serial communications circuit, conforming to the Philips I²C-BUS data transfer format. This interface, offering both arbitration lost detection and a synchronous functions, is useful for the multi-master serial communications. Figure 8.6.1 shows a block diagram of the multi-master I²C-BUS interface and Table 8.6.1 shows multi-master I²C-BUS interface functions. This multi-master I $^2$ C-BUS interface consists of the I $^2$ C address register, the I $^2$ C data shift register, the I $^2$ C clock control register, the I $^2$ C control register, the I $^2$ C status register and other control circuits. Table 8.6.1 Multi-master I<sup>2</sup>C-BUS Interface Functions | Item | Function | | |---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Format | In conformity with Philips I <sup>2</sup> C-BUS standard: 10-bit addressing format 7-bit addressing format High-speed clock mode Standard clock mode | | | Communication mode | In conformity with Philips I <sup>2</sup> C-BUS standard: Master transmission Master reception Slave transmission Slave reception | | | SCL clock frequency | 16.1 kHz to 400 kHz (at φ = 4 MHz) | | $\phi$ : System clock = f(XIN)/2 Note: We are not responsible for any third party's infringement of patent rights or other rights attributable to the use of the control function (bits 6 and 7 of the I<sup>2</sup>C control register at address 00F916) for connections between the I<sup>2</sup>C-BUS interface and ports (SCL1, SCL2, SDA1, SDA2). Fig. 8.6.1 Block Diagram of Multi-master I<sup>2</sup>C-BUS Interface # 8.6.1 I<sup>2</sup>C Data Shift Register The $I^2C$ data shift register (S0 : address 00F616) is an 8-bit shift register to store receive data and write transmit data. When transmit data is written into this register, it is transferred to the outside from bit 7 in synchronization with the SCL clock, and each time one-bit data is output, the data of this register are shifted one bit to the left. When data is received, it is input to this register from bit 0 in synchronization with the SCL clock, and each time one-bit data is input, the data of this register are shifted one bit to the left. The $I^2C$ data shift register is in a write enable status only when the ESO bit of the $I^2C$ control register (address 00F916) is "1." The bit counter is reset by a write instruction to the $I^2C$ data shift register. When both the ESO bit and the MST bit of the $I^2C$ status register (address 00F816) are "1," the SCL is output by a write instruction to the $I^2C$ data shift register. Reading data from the $I^2C$ data shift register is always enabled regardless of the ESO bit value. **Note:** To write data into the 1<sup>2</sup>C data shift register after setting the MST bit to "0" (slave mode), keep an interval of 8 machine cycles or more. Fig. 8.6.2 Data Shift Register # 8.6.2 I<sup>2</sup>C Address Register The $I^2C$ address register (address 00F716) consists of a 7-bit slave address and a read/write bit. In the addressing mode, the slave address written in this register is compared with the address data to be received immediately after the START condition are detected. # (1) Bit 0: Read/Write Bit (RBW) Not used when comparing addresses, in the 7-bit addressing mode. In the 10-bit addressing mode, the first address data to be received is compared with the contents (SAD6 to SAD0 + RBW) of the $\rm I^2C$ address register. The RBW bit is cleared to "0" automatically when the STOP condition is detected. #### (2) Bits 1 to 7: Slave Address (SAD0-SAD6) These bits store slave addresses. Regardless of the 7-bit addressing mode and the 10-bit addressing mode, the address data transmitted from the master is compared with the contents of these bits. Fig. 8.6.3 I<sup>2</sup>C Address Register # 8.6.3 I<sup>2</sup>C Clock Control Register The I<sup>2</sup>C clock control register (address 00FA16) is used to set ACK control, SCL mode and SCL frequency. # (1) Bits 0 to 4: SCL Frequency Control Bits (CCR0-CCR4) These bits control the SCL frequency. #### (2) Bit 5: SCL Mode Specification Bit (FAST MODE) This bit specifies the SCL mode. When this bit is set to "0," the standard clock mode is set. When the bit is set to "1," the high-speed clock mode is set. #### (3) Bit 6: ACK Bit (ACK BIT) This bit sets the SDA status when an ACK clock\* is generated. When this bit is set to "0," the ACK return mode is set and SDA goes to LOW at the occurrence of an ACK clock. When the bit is set to "1," the ACK non-return mode is set. The SDA is held in the HIGH status at the occurrence of an ACK clock. However, when the slave address matches the address data in the reception of address data at ACK BIT = "0," the SDA is automatically made LOW (ACK is returned). If there is a mismatch between the slave address and the address data, the SDA is automatically made HIGH (ACK is not returned). #### (4) Bit 7: ACK Clock Bit (ACK) This bit specifies a mode of acknowledgment which is an acknowledgment response of data transmission. When this bit is set to "0," the no ACK clock mode is set. In this case, no ACK clock occurs after data transmission. When the bit is set to "1," the ACK clock mode is set and the master generates an ACK clock upon completion of each 1-byte data transmission. The device for transmitting address data and control data releases the SDA at the occurrence of an ACK clock (make SDA HIGH) and receives the ACK bit generated by the data receiving device. **Note:** Do not write data into the I<sup>2</sup>C clock control register during transmission. If data is written during transmission, the I<sup>2</sup>C clock generator is reset, so that data cannot be transmitted normally. \*ACK clock: Clock for acknowledgement Fig. 8.6.4 I<sup>2</sup>C Clock Control ## 8.6.4 I<sup>2</sup>C Control Register The I<sup>2</sup>C control register (address 00F9<sub>16</sub>) controls the data communication format. #### (1) Bits 0 to 2: Bit Counter (BC0-BC2) These bits decide the number of bits for the next 1-byte data to be transmitted. An interrupt request signal occurs immediately after the number of bits specified with these bits are transmitted. When a START condition is received, these bits become "0002" and the address data is always transmitted and received in 8 bits. #### (2) Bit 3: I<sup>2</sup>C Interface Use Enable Bit (ESO) This bit enables usage of the multimaster I<sup>2</sup>C BUS interface. When this bit is set to "0," the use disable status is provided, so the SDA and the SCL become high-impedance. When the bit is set to "1," use of the interface is enabled. When ESO = "0," the following is performed. - PIN = "1," BB = "0" and AL = "0" are set (they are bits of the I<sup>2</sup>C status register at address 00F816). - Writing data to the I<sup>2</sup>C data shift register (address 00F616) is disabled #### (3) Bit 4: Data Format Selection Bit (ALS) This bit decides whether or not to recognize slave addresses. When this bit is set to "0," the addressing format is selected, so that address data is recognized. When a match is found between a slave address and address data as a result of comparison or when a general call (refer to "8.6.5 I<sup>2</sup>C Status Register," bit 1) is received, transmission processing can be performed. When this bit is set to "1," the free data format is selected, so that slave addresses are not recognized #### (4) Bit 5: Addressing Format Selection Bit (10BIT SAD) This bit selects a slave address specification format. When this bit is set to "0," the 7-bit addressing format is selected. In this case, only the high-order 7 bits (slave address) of the I<sup>2</sup>C address register (address 00F716) are compared with address data. When this bit is set to "1," the 10-bit addressing format is selected, all the bits of the I<sup>2</sup>C address register are compared with address data. ## (5) Bits 6 and 7:Connection Control Bits between I<sup>2</sup>C-BUS Interface and Ports (BSEL0, BSEL1) These bits controls the connection between SCL and ports or SDA and ports (refer to Figure 8.6.5). Fig. 8.6.5 Connection Port Control by BSEL0 and BSEL1 Fig. 8.6.6 I<sup>2</sup>C Control Register ## 8.6.5 I<sup>2</sup>C Status Register The $I^2C$ status register (address 00F816) controls the $I^2C$ -BUS interface status. The low-order 4 bits are read-only bits and the high-order 4 bits can be read out and written to. #### (1) Bit 0: Last Receive Bit (LRB) This bit stores the last bit value of received data and can also be used for ACK receive confirmation. If ACK is returned when an ACK clock occurs, the LRB bit is set to "0." If ACK is not returned, this bit is set to "1." Except in the ACK mode, the last bit value of received data is input. The state of this bit is changed from "1" to "0" by executing a write instruction to the I<sup>2</sup>C data shift register (address 00F616). ### (2) Bit 1: General Call Detecting Flag (AD0) This bit is set to "1" when a general call\* whose address data is all "0" is received in the slave mode. By a general call of the master device, every slave device receives control data after the general call. The AD0 bit is set to "0" by detecting the STOP condition or START condition. \*General call: The master transmits the general call address "0016" to all slaves. #### (3) Bit 2: Slave Address Comparison Flag (AAS) This flag indicates a comparison result of address data. - In the slave receive mode, when the 7-bit addressing format is selected, this bit is set to "1" in one of the following conditions. - The address data immediately after occurrence of a START condition matches the slave address stored in the high-order 7 bits of the I<sup>2</sup>C address register (address 00F716). - · A general call is received. - In the slave reception mode, when the 10-bit addressing format is selected, this bit is set to "1" with the following condition. - When the address data is compared with the I<sup>2</sup>C address register (8 bits consists of slave address and RBW), the first bytes - The state of this bit is changed from "1" to "0" by executing a write instruction to the I<sup>2</sup>C data shift register (address 00F616). #### (4) Bit 3: Arbitration Lost\* detecting flag (AL) In the master transmission mode, when a device other than the microcomputer sets the SDA to "L,", arbitration is judged to have been lost, so that this bit is set to "1." At the same time, the TRX bit is set to "0," so that immediately after transmission of the byte whose arbitration was lost is completed, the MST bit is set to "0." When arbitration is lost during slave address transmission, the TRX bit is set to "0" and the reception mode is set. Consequently, it becomes possible to receive and recognize its own slave address transmitted by another master device. \*Arbitration lost: The status in which communication as a master is disabled ## (5) Bit 4: I<sup>2</sup>C-BUS Interface Interrupt Request Bit (PIN) This bit generates an interrupt request signal. Each time 1-byte data is transmitted, the state of the PIN bit changes from "1" to "0." At the same time, an interrupt request signal is sent to the CPU. The PIN bit is set to "0" in synchronization with a falling edge of the last clock (including the ACK clock) of an internal clock and an interrupt request signal occurs in synchronization with a falling edge of the PIN bit. When the PIN bit is "0," the SCL is kept in the "0" state and clock generation is disabled. Figure 8.6.8 shows an interrupt request signal generating timing chart. The PIN bit is set to "1" in any one of the following conditions. - Executing a write instruction to the I<sup>2</sup>C data shift register (address 00F616) - When the ESO bit is "0" - At reset The conditions in which the PIN bit is set to "0" are shown below: - Immediately after completion of 1-byte data transmission (including when arbitration lost is detected) - Immediately after completion of 1-byte data reception - In the slave reception mode, with ALS = "0" and immediately after completion of slave address or general call address reception - In the slave reception mode, with ALS = "1" and immediately after completion of address data reception #### (6) Bit 5: Bus Busy Flag (BB) This bit indicates the status of use of the bus system. When this bit is set to "0," this bus system is not busy and a START condition can be generated. When this bit is set to "1," this bus system is busy and the occurrence of a START condition is disabled by the START condition duplication prevention function (Note). This flag can be written by software only in the master transmission mode. In the other modes, this bit is set to "1" by detecting a START condition and set to "0" by detecting a STOP condition. When the ESO bit of the $I^2C$ control register (address 00F916) is "0" and at reset, the BB flag is kept in the "0" state. ## (7) Bit 6: Communication Mode Specification Bit (transfer direction specification bit: TRX) This bit decides the direction of transfer for data communication. When this bit is "0," the reception mode is selected and the data of a transmitting device is received. When the bit is "1," the transmission mode is selected and address data and control data are output into the SDA in synchronization with the clock generated on the SCL. When the ALS bit of the $I^2C$ control register (address 00F916) is "0" in the slave reception mode is selected, the TRX bit is set to "1" (transmit) if the least significant bit (R/W bit) of the address data transmitted by the master is "1." When the ALS bit is "0" and the R/W bit is "0," the TRX bit is cleared to "0" (receive). The TRX bit is cleared to "0" in one of the following conditions. - · When arbitration lost is detected. - When a STOP condition is detected. - When occurence of a START condition is disabled by the START condition duplication prevention function (Note). - With MST = "0" and when a START condition is detected. - With MST = "0" and when ACK non-return is detected. - · At reset ## (8) Bit 7: Communication Mode Specification Bit (master/slave specification bit: MST) This bit is used for master/slave specification for data communication. When this bit is "0," the slave is specified, so that a START condition and a STOP condition generated by the master are received, and data communication is performed in synchronization with the clock generated by the master. When this bit is "1," the master is specified and a START condition and a STOP condition are generated, and also the clocks required for data communication are generated on the SCL. The MST bit is cleared to "0" in one of the following conditions. - Immediately after completion of 1-byte data transmission when arbitration lost is detected - · When a STOP condition is detected. - When occurence of a START condition is disabled by the START condition duplication preventing function (Note). - · At reset **Note:** The START condition duplication prevention function disables the START condition generation, reset of bit counter reset, and SCL output, when the following condition is satisfied: a START condition is set by another master device. Fig. 8.6.7 I<sup>2</sup>C Status Register Fig. 8.6.8 Interrupt Request Signal Generation Timing #### 8.6.6 START Condition Generation Method When the ESO bit of the I<sup>2</sup>C control register (address 00F916) is "1," execute a write instruction to the I<sup>2</sup>C status register (address 00F816) to set the MST, TRX and BB bits to "1." A START condition will then be generated. After that, the bit counter becomes "0002" and an SCL for 1 byte is output. The START condition generation timing and BB bit set timing are different in the standard clock mode and the high-speed clock mode. Refer to Figure 8.6.9 for the START condition generation timing diagram, and Table 8.6.2 for the START condition/STOP condition generation timing table. Fig. 8.6.9 START Condition Generation Timing Diagram ### 8.6.7 STOP Condition Generation Method When the ESO bit of the $I^2C$ control register (address 00F916) is "1," execute a write instruction to the $I^2C$ status register (address 00F816) for setting the MST bit and the TRX bit to "1" and the BB bit to "0". A STOP condition will then be generated. The STOP condition generation timing and the BB flag reset timing are different in the standard clock mode and the high-speed clock mode. Refer to Figure 8.6.10 for the STOP condition generation timing diagram, and Table 8.6.2 for the START condition/STOP condition generation timing table. Fig. 8.6.10 STOP Condition Generation Timing Diagram Table 8.6.2 START Condition/STOP Condition Generation Timing Table | Item Standard Clock Mode | | High-speed Clock Mode | | |----------------------------|---------------------|-----------------------|--| | Setup time | 4.25 μs (17 cycles) | 1.75 μs (7 cycles) | | | Hold time | 5.0 μs (20 cycles) | 2.5 μs (10 cycles) | | | Set/reset time for BB flag | 3.0 μs (12 cycles) | 1.5 μs (6 cycles) | | Note: Absolute time at $\phi$ = 4 MHz. The value in parentheses denotes the number of $\varphi$ cycles. #### 8.6.8 START/STOP Condition Detect Conditions The START/STOP condition detect conditions are shown in Figure 8.6.11 and Table 8.6.3. Only when the 3 conditions of Table 8.6.3 are satisfied, a START/STOP condition can be detected. Note: When a STOP condition is detected in the slave mode (MST = 0), an interrupt request signal "IICIRQ" is generated to the CPU. Fig. 8.6.11 START Condition/STOP Condition Detect Timing Diagram **Table 8.6.3 START Condition/STOP Condition Detect Conditions** | Standard Clock Mode | High-speed Clock Mode | | |----------------------------------|--------------------------------|--| | 6.5 μs (26 cycles) < SCL | 1.0 μs (4 cycles) < SCL | | | release time | release time | | | 3.25 μs (13 cycles) < Setup time | 0.5 μs (2 cycles) < Setup time | | | 3.25 μs (13 cycles) < Hold time | 0.5 μs (2 cycles) < Hold time | | Note: Absolute time at $\phi$ = 4 MHz. The value in parentheses denotes the number of $\phi$ cycles. #### 8.6.9 Address Data Communication There are two address data communication formats, namely, 7-bit addressing format and 10-bit addressing format. The respective address communication formats is described below. #### (1) 7-bit Addressing Format To meet the 7-bit addressing format, set the 10BIT SAD bit of the $I^2C$ control register (address 00F916) to "0." The first 7-bit address data transmitted from the master is compared with the high-order 7-bit slave address stored in the $I^2C$ address register (address 00F716). At the time of this comparison, address comparison of the RBW bit of the $I^2C$ address register (address 00F716) is not made. For the data transmission format when the 7-bit addressing format is selected, refer to Figure 8.6.12, (1) and (2). #### (2) 10-bit Addressing Format To meet the 10-bit addressing format, set the 10BIT SAD bit of the $I^2C$ control register (address 00F916) to "1." An address comparison is made between the first-byte address data transmitted from the master and the 7-bit slave address stored in the $I^2C$ address register (address 00F716). At the time of this comparison, an address comparison between the RBW bit of the $I^2C$ address register (address 00F716) and the R/W bit which is the last bit of the address data transmitted from the master is made. In the 10-bit addressing mode, the R/W bit which is the last bit of the address data not only specifies the direction of communication for control data but also is processed as an address data bit. When the first-byte address data matches the slave address, the AAS bit of the $I^2C$ status register (address 00F816) is set to "1." After the second-byte address data is stored into the $I^2C$ data shift register (address 00F616), make an address comparison between the second-byte data and the slave address by software. When the address data of the 2nd bytes matches the slave address, set the RBW bit of the $I^2C$ address register (address 00F716) to "1" by software. This processing can match the 7-bit slave address and $R/\overline{W}$ data, which are received after a RESTART condition is detected, with the value of the $I^2C$ address register (address 00F716). For the data transmission format when the 10-bit addressing format is selected, refer to Figure 8.6.12, (3) and (4). ## 8.6.10 Example of Master Transmission An example of master transmission in the standard clock mode, at the SCL frequency of 100 kHz and in the ACK return mode is shown below. - ① Set a slave address in the high-order 7 bits of the I<sup>2</sup>C address register (address 00F716) and "0" in the RBW bit. - ② Set the ACK return mode and SCL = 100 kHz by setting "8516" in the I<sup>2</sup>C clock control register (address 00FA16). - Set "1016" in the I<sup>2</sup>C status register (address 00F816) and hold the SCL at the HIGH. - Set a communication enable status by setting "4816" in the I<sup>2</sup>C control register (address 00F916). - Set the address data of the destination of transmission in the high-order 7 bits of the I<sup>2</sup>C data shift register (address 00F616) and set "0" in the least significant bit. - Set "F016" in the I<sup>2</sup>C status register (address 00F816) to generate a START condition. At this time, an SCL for 1 byte and an ACK clock automatically occurs. - $\ \ \,$ Set transmit data in the I<sup>2</sup>C data shift register (address 00F616). At this time, an SCL and an ACK clock automatically occurs. - $\ensuremath{\$}$ When transmitting control data of more than 1 byte, repeat step $\ensuremath{\Im}.$ - Set "D016" in the I<sup>2</sup>C status register (address 00F816). After this, if ACK is not returned or transmission ends, a STOP condition will be generated. #### 8.6.11 Example of Slave Reception An example of slave reception in the high-speed clock mode, at the SCL frequency of 400 kHz, in the ACK non-return mode, using the addressing format, is shown below. - ① Set a slave address in the high-order 7 bits of the I<sup>2</sup>C address register (address 00F716) and "0" in the RBW bit. - ② Set the no ACK clock mode and SCL = 400 kHz by setting "2516" in the $I^2C$ clock control register (address 00FA16). - Set "1016" in the I<sup>2</sup>C status register (address 00F816) and hold the SCL at the HIGH. - Set a communication enable status by setting "4816" in the I<sup>2</sup>C control register (address 00F916). - When a START condition is received, an address comparison is made. - •When all transmitted address are "0" (general call): AD0 of the I<sup>2</sup>C status register (address 00F816) is set to "1" and an interrupt request signal occurs. - •When the transmitted addresses match the address set in ①: ASS of the I<sup>2</sup>C status register (address 00F816) is set to "1" and an interrupt request signal occurs. - •In the cases other than the above: AD0 and AAS of the I<sup>2</sup>C status register (address 00F816) are set to "0" and no interrupt request signal occurs. - © Set dummy data in the I<sup>2</sup>C data shift register (address 00F6<sub>16</sub>). - ® When receiving control data of more than 1 byte, repeat step ⑦. - When a STOP condition is detected, the communication ends. Fig. 8.6.12 Address Data Communication Format ## 8.6.12 Precautions when using multi-master I<sup>2</sup>C-BUS interface (1) Read-modify-write instruction The precautions when the read-modify-write instruction such as SEB, CLB etc. is executed for each register of the multi-master I<sup>2</sup>C-BUS interface are described below. •I<sup>2</sup>C data shift register (S0) When executing the read-modify-write instruction for this register during transfer, data may become a value not intended. •I<sup>2</sup>C address register (S0D) When the read-modify-write instruction is executed for this register at detecting the STOP condition, data may become a value not intended. It is because hardware changes the read/write bit (RBW) at the above timing. •I<sup>2</sup>C status register (S1) Do not execute the read-modify-write instruction for this register because all bits of this register are changed by hardware. •I<sup>2</sup>C control register (S1D) When the read-modify-write instruction is executed for this register at detecting the START condition or at completing the byte transfer, data may become a value not intended. Because hardware changes the bit counter (BC0-BC2) at the above timing. •I<sup>2</sup>C clock control register (S2) The read-modify-write instruction can be executed for this register. #### (2) START condition generating procedure using multi-master ①Procedure example (The necessary conditions of the generating procedure are described as the following 2 to 5). I DA (Taking out of slave address value) (Interrupt disabled) SEI BBS 5,S1,BUSBUSY (BB flag confirming and branch process) **BUSFREE:** STA S0 (Writing of slave address value) LDM #\$F0. S1 (Trigger of START condition generating) CLI (Interrupt enabled) **BUSBUSY:** CLI (Interrupt enabled) - @Use "STA," "STX" or "STY" of the zero page addressing instruction for writing the slave address value to the I<sup>2</sup>C data shift register. - 3 Use "LDM" instruction for setting trigger of START condition gener- - Write the slave address value of above ② and set trigger of START condition generating of above 3 continuously shown the above procedure example. - ©Disable interrupts during the following three process steps: - · BB flag confirming - · Writing of slave address value - Trigger of START condition generating When the condition of the BB flag is bus busy, enable interrupts immediately. ## (3) RESTART condition generating procedure ①Procedure example (The necessary conditions of the generating procedure are described as the following ② to ⑥.) Execute the following procedure when the PIN bit is "0." LDM #\$00, S1 (Select slave receive mode) LDA — (Taking out of slave address value) SEI (Interrupt disabled) STA S0 (Writing of slave address value) LDM #\$F0, S1 (Trigger of RESTART condition generating) CLI (Interrupt enabled) ②Select the slave receive mode when the PIN bit is "0." Do not write "1" to the PIN bit. Neither "0" nor "1" is specified for the writing to the BB bit. The TRX bit becomes "0" and the SDA pin is released. - The SCL pin is released by writing the slave address value to the I<sup>2</sup>C data shift register. Use "STA," "STX" or "STY" of the zero page addressing instruction for writing. - ®Write the slave address value of above ® and set trigger of RE-START condition generating of above ® continuously shown the above procedure example. - ®Disable interrupts during the following two process steps: - Writing of slave address value - Trigger of RESTART condition generating ## (4) STOP condition generating procedure $@Procedure\ example\ (The\ necessary\ conditions\ of\ the\ generating\ procedure\ are\ described\ as\ the\ following\ @\ to\ @.)$ SEI (Interrupt disabled) LDM #\$C0, S1 (Select master transmit mode) NOP (Set NOP) LDM #\$D0, S1 (Trigger of STOP condition generating) CLI (Interrupt enabled) @Write "0" to the PIN bit when master transmit mode is select. ®Execute "NOP" instruction after setting of master transmit mode. Also, set trigger of STOP condition generating within 10 cycles after selecting of master trasmit mode. Disable interrupts during the following two process steps: - · Select of master transmit mode - Trigger of STOP condition generating ## (5) Writing to I<sup>2</sup>C status register Do not execute an instruction to set the PIN bit to "1" from "0" and an instruction to set the MST and TRX bits to "0" from "1" simultaneously. It is because it may enter the state that the SCL pin is released and the SDA pin is released after about one machine cycle. Do not execute an instruction to set the MST and TRX bits to "0" from "1" simultaneously when the PIN bit is "1." It is because it may become the same as above. ## (6) Process of after STOP condition generating Do not write data in the I<sup>2</sup>C data shift register S0 and the I<sup>2</sup>C status register S1 until the bus busy flag BB becomes "0" after generating the STOP condition in the master mode. It is because the STOP condition waveform might not be normally generated. Reading to the above registers do not have the problem. #### **8.7 PWM OUTPUT CIRCUIT** This microcomputer is equipped with eight 8-bit PWMs (PWM0–PWM7). PWM0–PWM7 have the same circuit structure and an 8-bit resolution with minimum resolution bit width of 4 $\mu$ s and repeat period of 1024 $\mu$ s (for f(XIN) = 8 MHz) . Figure 8.7.1 shows the PWM block diagram. The PWM timing generating circuit applies individual control signals to PWM0–PWM7 using f(XIN) divided by 2 as a reference signal. #### 8.7.1 Data Setting When outputting PWM0–PWM7, set 8-bit output data to the PWMi register (i means 0 to 7; addresses 020016 to 020716). ## 8.7.2 Transmitting Data from Register to PWM circuit Data transfer from the PWM register to the PWM circuit is executed at writing data to the register. The signal output from the PWM output pin corresponds to the contents of this register. #### 8.7.3 PWM Operation The following explains PWM operation. First, set the bit 0 of PWM mode register 1 (address 020A16) to "0" (at reset, bit 0 is already set to "0" automatically), so that the PWM count source is supplied. PWM0–PWM3 are also used as pins P04–P07, PWM4–PWM6 are also used as pins P00–P02, and PWM7 is also used as pin P03 respectively. Set the corresponding bits of the port P0 direction register to "1" (output mode). And select each output polarity by bit 3 of PWM mode register 1 (address 020A16). Then, set bits 7 to 0 of PWM mode register 2 to "1" (PWM output). The PWM waveform is output from the PWM output pins by setting these registers. Figure 8.7.2 shows the PWM timing. One cycle (T) is composed of 256 ( $2^8$ ) segments. The 8 kinds of pulses, relative to the weight of each bit (bits 0 to 7), are output inside the circuit during 1 cycle. Refer to Figure 8.7.2 (a). The PWM outputs waveform which is the logical sum (OR) of pulses corresponding to the contents of bits 0 to 7 of the PWM register. Several examples are shown in Figure 8.7.2 (b). 256 kinds of output (HIGH area: 0/256 to 255/256) are selected by changing the contents of the PWM register. A length of entirely HIGH cannot be output, i.e. 256/256. #### 8.7.4 Output after Reset At reset, the output of port P0 is in the high-impedance state, and the contents of the PWM register and the PWM circuit are undefined. Note that after reset, the PWM output is undefined until setting the PWM register. Fig. 8.7.1 PWM Block Diagram Fig. 8.7.2 PWM Timing Fig. 8.7.3 PWM Mode Register 1 Fig. 8.7.4 PWM Mode Register 2 ## 8.8 A-D CONVERTER 8.8.1 A-D Conversion Register (AD) A-D conversion reigister is a read-only register that stores the result of an A-D conversion. This register should not be read during A-D conversion. ## 8.8.2 A-D Control Register (ADCON) The A-D control register controls A-D conversion. Bits 2 to 0 of this register select analog input pins. When these pins are not used as analog input pins, they are used as ordinary I/O pins. Bit 3 is the A-D conversion completion bit, A-D conversion is started by writing "0" to this bit. The value of this bit remains at "0" during an A-D conversion, then changes to "1" when the A-D conversion is completed. Bit 4 controls connection between the resistor ladder and Vcc. When not using the A-D converter, the resistor ladder can be cut off from the internal Vcc by setting this bit to "0," accordingly providing low-power dissipation. ## 8.8.3 Comparison Voltage Generator (Resistor Ladder) The voltage generator divides the voltage between Vss and Vcc by 256, and outputs the divided voltages to the comparator as the reference voltage Vref. ### 8.8.4 Channel Selector The channel selector connects an analog input pin, selected by bits 2 to 0 of the A-D control register, to the comparator. ## 8.8.5 Comparator and Control Circuit The conversion result of the analog input voltage and the reference voltage "Vref" is stored in the A-D conversion register. The A-D conversion completion bit and A-D conversion interrupt request bit are set to "1" at the completion of A-D conversion. Fig. 8.8.1 A-D Comparator Block Diagram Fig. 8.8.2 A-D Control Register #### 8.8.6 Conversion Method - Set bit 7 of the interrupt input polarity register (address 021216) to "1" to generate an interrupt request at completion of A-D conversion. - ② Set the A-D conversion · INT3 interrupt request bit to "0" (even when A-D conversion is started, the A-D conversion · INT3 interrupt reguest bit is not set to "0" automatically). - When using A-D conversion interrupt, enable interrupts by setting A-D conversion · INT3 interrupt request bit to "1" and setting the interrupt disable flag to "0." - Set the Vcc connection selection bit to "1" to connect Vcc to the resistor ladder. - Select analog input pins by the analog input selection bit of the A-D control register. - ® Set the A-D conversion completion bit to "0." This write operation starts the A-D conversion. Do not read the A-D conversion register during the A-D conversion. - Verify the completion of the conversion by the state ("1") of the A-D conversion completion bit, the state ("1") of A-D conversion · INT3 interrupt reguest bit, or the occurrence of an A-D conversion interrupt. - ® Read the A-D conversion register to obtain the conversion results. Note: When the ladder resistor is disconnect from Vcc, set the Vcc connection selection bit to "0" between steps ⑦ and ⑧. ### 8.8.7 Internal Operation When the A-D conversion starts, the following operations are automatically performed. - ① The A-D conversion register is set to "0016." - ② The most significant bit of the A-D conversion register becomes "1," and the comparison voltage "Vref" is input to the comparator. At this point, Vref is compared with the analog input voltage "VIN." - $\ensuremath{\mbox{\ensuremath{\mbox{\sc 0}}}}$ Bit 7 is determined by the comparison results as follows. When Vref < VIN: bit 7 holds "1" When Vref > VIN: bit 7 becomes "0" With the above operations, the analog value is converted into a digital value. The A-D conversion terminates in a maximum of 50 machine cycles (12.5 $\mu$ s at f(XIN) = 8 MHz) after it starts, and the conversion result is stored in the A-D conversion register. An A-D conversion interrupt request occurs at the same time as A-D conversion completion, the A-D conversion · INT3 interrupt request bit becomes "1." The A-D conversion completion bit also becomes "1." Table 8.8.1 Expression for Vref and VREF | A-D conversion register contents "n" (decimal notation) | Vref (V) | |---------------------------------------------------------|--------------------------------------------| | 0 | 0 | | 1 to 255 | $\frac{\text{VREF}}{256} \times (n - 0.5)$ | Note: VREF indicates the reference voltage (= Vcc). Fig. 8.8.3 Changes in A-D Conversion Register and Comparison Voltage during A-D Conversion ## 8.8.8 Definition of A-D Conversion Accuracy The definition of A-D conversion accuracy is described below (refer to Figure 8.8.4). Accuracy is shown the difference between measurement result output code and output code which is expected for A-D conversion whose specification is ideal by using LSB. The analog input voltage in accuracy measurement is made to be a middle point of input voltage width (=1 LSB) which outputs the code in which the A-D converter with the ideal characteristics is identical. For example, 1 LSB's width is 20 mV at VREF = 5.12V. 0 mV, 20 mV, 40 mV and 60 mV are selected for analog input voltage. A-D conversion accuracy is shown in Fig 8.8.4. That the output code expected in the ideal A-D converter is "0516" shows that there is actual A-D conversion result with in "0316" to "0716" on the = $\pm 2LSB$ absolute accuracy, when the analog input voltage is 100 mV. And, zero error and scale error are contained for the absolute accuracy, and the quantization error is not contained. Fig. 8.8.4 Definition of A-D Conversion Accuracy #### 8.9 ROM CORRECTION FUNCTION This can correct program data in ROM. Up to 2 addresses can be corrected, a program for correction is stored in the ROM correction vector in RAM as the top address. The ROM correction vectors are 2 vectors. Vector 1 : address 02C016 Vector 2 : address 02E016 Set the address of the ROM data to be corrected into the ROM correction address register. When the value of the counter matches the ROM data address in the ROM correction vector as the top address, the main program branches to the correction program stored in the ROM memory for correction. To return from the correction program to the main program, the op code and operand of the JMP instruction (total of 3 bytes) are necessary at the end of the correction program. The ROM correction function is controlled by the ROM correction enable register. - 2: Use the JMP instruction (total of 3 bytes) to return from the correction program to the main program. - 3: Do not set the same ROM correction address to vectors 1 and 2. - 4: For the M37281MKH-XXXSP and M37281EKSP, when using the expansion ROM (BK7 = "1"), the ROM correction function do not operate used for addresses 100016 to1FFF16. Note that on programming. Fig. 8.9.1 ROM Correction Address Registers Fig. 8.9.2 ROM Correction Enable Register #### 8.10 DATA SLICER This microcomputer includes the data slicer function for the closed caption decoder (referred to as the CCD). This function takes out the caption data superimposed in the vertical blanking interval of a composite video signal. A composite video signal which makes the sync chip's polarity negative is input to the CVIN pin. When the data slicer function is not used, the data slicer circuit and the timing signal generating circuit can be cut off by setting bit 0 of the data slicer control register 1 (address 00E016) to "0." These settings can realize the low-power dissipation. Fig. 8.10.1 Data Slicer Block Diagram ## 8.10.1 Notes When not Using Data Slicer When bit 0 of data slicer control register 1 (address 00E016) is "0," terminate the pins as shown in Figure 8.10.2. Fig. 8.10.2 Termination of Data Slicer Input/Output Pins when Data Slicer Circuit and Timing Generating Circuit Is in OFF State When both bits 0 and 2 of data slicer control register 1 (address 00E016) are "1," terminate the pins as shown in Figure 8.10.3. Fig. 8.10.3 Termination of Data Slicer Input/Output Pins when Timing Signal Generating Circuit Is in ON State Figures 8.10.4 and 8.10.5 the data slicer control registers. Fig. 8.10.4 Data Slicer Control Register 1 Fig. 8.10.5 Data Slicer Control Register 2 ## 8.10.2 Clamping Circuit and Low-pass Filter The clamp circuit clamps the sync chip part of the composite video signal input from the CVIN pin. The low-pass filter attenuates the noise of clamped composite video signal. The CVIN pin to which composite video signal is input requires a capacitor (0.1 μF) coupling outside. Pull down the CVIN pin with a resistor of hundreds of kiloohms to 1 $M\Omega$ . In addition, we recommend to install externally a simple lowpass filter using a resistor and a capacitor at the CVIN pin (refer to Figure 8.10.1). ## 8.10.3 Sync Slice Circuit This circuit takes out a composite sync signal from the output signal of the low-pass filter. ## 8.10.4 Synchronous Signal Separation Circuit This circuit separates a horizontal synchronous signal and a vertical synchronous signal from the composite sync signal taken out in the sync slice circuit. (1)Horizontal Synchronous Signal (Hsep) A one-shot horizontal synchronizing signal Hsep is generated at the falling edge of the composite sync signal. (2) Vertical Synchronous Signal (Vsep) As a Vsep signal generating method, it is possible to select one of the following 2 methods by using bit 4 of the data slicer control register 2 (address 00E116). •Method 1 The "L" level width of the composite sync signal is measured. If this width exceeds a certain time, a Vsep > signal is generated in synchronization with the rising of the timing signal immediately after this "L" level. •Method 2 The "L" level width of the composite sync signal is measured. If this width exceeds a certain time, it is detected whether a falling of the composite sync signal exits or not in the "L" level period of the timing signal immediately after this "L" level. If a falling exists, a Vsep signal is generated in synchronization with the rising of the timing signal (refer to Figure Figure 8.10.6 shows a Vsep generating timing. The timing signal shown in the figure is generated from the reference clock which the timing generating circuit outputs. Reading bit 5 of data slicer control register 2 permits determinating the shape of the V-pulse portion of the composite sync signal. As shown in Figure 8.10.7, when the A level matches the B level, this bit is "0." In the case of a mismatch, the bit is "1." Fig. 8.10.6 Vsep Generating Timing (method 2) ## 8.10.5 Timing Signal Generating Circuit This circuit generates a reference clock which is 832 times as large as the horizontal synchronous signal frequency. It also generates various timing signals on the basis of the reference clock, horizontal synchronous signal and vertical synchronizing signal. The circuit operates by setting bit 0 of data slicer control register 1 (address 00E016) to "1." The reference clock can be used as a display clock for OSD function in addition to the data slicer. The HSYNC signal can be used as a count source instead of the composite sync signal. However, when the HSYNC signal is selected, the data slicer cannot be used. A count source of the reference clock can be selected by bit 2 of data slicer control register 1 (address 00E016). For the pins HLF, connect a resistor and a capacitor as shown in Figure 8.10.1. Make the length of wiring which is connected to these pins as short as possible so that a leakage current may not be generated. Note: It takes a few tens of milliseconds until the reference clock becomes stable after the data slicer and the timing signal generating circuit are started. In this period, various timing signals, H<sub>Sep</sub> signals and V<sub>Sep</sub> signals become unstable. For this reason, take stabilization time into consideration when programming. Fig. 8.10.7 Determination of V-pulse Waveform ## 8.10.6 Data Slice Line Specification Circuit #### (1) Specification of Data Slice Line This circuit decides a line on which caption data is superimposed. The line 21 (fixed), 1 appropriate line for a period of 1 field (total 2 line for a period of 1 field), and both fields (F1 and F2) are sliced their data. The caption position register (address 00E616) is used for each setting (refer to Table 8.10.1). The counter is reset at the falling edge of $V_{\text{sep}}$ and is incremented by 1 every $H_{\text{sep}}$ pulse. When the counter value matched the value specified by bits 4 to 0 of the caption position register, this $H_{\text{sep}}$ is sliced. The values of "0016" to "1F16" can be set in the caption position register (at setting only 1 appropriate line). Figure 8.10.8 shows the signals in the vertical blanking interval. Figure 8.10.9 shows the structure of the caption position register. #### (2) Specification of Line to Set Slice Voltage The reference voltage for slicing (slice voltage) is generated for the clock run-in pulse in the particular line (refer to Table 8.10.1). The field to generate slice voltage is specified by bit 1 of data slicer control register 1. The line to generate slice voltage 1 field is specified by bits 6, 7 of the caption position register (refer to Table 8.10.1). #### (3) Field Determination The field determination flag can be read out by bit 3 of data slicer control register 2. This flag charge at the falling edge of $V_{\text{Sep}}$ . Fig. 8.10.8 Signals in Vertical Blanking Interval Fig. 8.10.9 Caption Position Register Table 8.10.1 Specification of Data Slice Line | С | PS | Field and Line to Be Sliced Data | Field and Line to Generate Slice Voltage | | |----|----|--------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--| | b7 | b6 | Field and Line to be Silced Data | | | | 0 | 0 | Both fields of F1 and F2 Line 21 and a line specified by bits 4 to 0 of CPS (total 2 lines) (See note 2) | Field specified by bit 1 of DSC1 Line 21 (total 1 line) | | | 0 | 1 | Both fields of F1 and F2 A line specified by bits 4 to 0 of CPS (total 1 line) (See note 3) | <ul> <li>Field specified by bit 1 of DSC1</li> <li>A line specified by bits 4 to 0 of CPS (total 1 line) (See note 3)</li> </ul> | | | 1 | 0 | Both fields of F1 and F2 Line 21 (total 1 line) | Field specified by bit 1 of DSC1 Line 21 (total 1 line) | | | 1 | 1 | Both fields of F1 and F2 Line 21 and a line specified by bits 4 to 0 of CPS (total 2 lines) (See note 2) | <ul> <li>Field specified by bit 1 of DSC1</li> <li>Line 21 and a line specified by bits 4 to 0 of CPS (total 2 lines) (See note 2)</li> </ul> | | Notes 1: DSC1 is data slicer control register 1. CPS is caption position register. <sup>2:</sup> Set "0016" to "1016" to bits 4 to 0 of CPS. <sup>3:</sup> Set "0016" to "1F16" to bits 4 to 0 of CPS. # 8.10.7 Reference Voltage Generating Circuit and Comparator The composite video signal clamped by the clamping circuit is input to the reference voltage generating circuit and the comparator. #### (1) Reference Voltage Generating Circuit This circuit generates a reference voltage (slice voltage) by using the amplitude of the clock run-in pulse in line specified by the data slice line specification circuit. Connect a capacitor between the VHOLD pin and the Vss pin, and make the length of wiring as short as possible so that a leakage current may not be generated. #### (2) Comparator The comparator compares the voltage of the composite video signal with the voltage (reference voltage) generated in the reference voltage generating circuit, and converts the composite video signal into a digital value. ## 8.10.8 Start Bit Detecting Circuit This circuit detects a start bit at line decided in the data slice line specification circuit. The detection of a start bit is described below. - ① A sampling clock is generated by dividing the reference clock out put by the timing signal. - ② A clock run-in pulse is detected by the sampling clock. - ③ After detection of the pulse, a start bit pattern is detected from the comparator output. ## 8.10.9 Clock Run-in Determination Circuit This circuit determinates clock run-in by counting the number of pulses in a window of the composite video signal. The reference clock count value in one pulse cycle is stored in bits 3 to 7 of the clock run-in detect register (address 00EA16). Read out these bits after the occurrence of a data slicer interrupt (refer to "8.10.12 Interrupt Request Generating Circuit"). Figure 8.10.10 shows the structure of clock run-in detect register. Fig. 8.10.10 Clock Run-in Detect Register ## 8.10.10 Data Clock Generating Circuit This circuit generates a data clock synchronized with the start bit detected in the start bit detecting circuit. The data clock stores caption data to the 16-bit shift register. When the 16-bit data has been stored and the clock run-in determination circuit determines clock run-in, the caption data latch completion flag is set. This flag is reset at a falling of the vertical synchronous signal (Vsep). Fig. 8.10.11 Data Clock Position Register ## 8.10.11 16-bit Shift Register The caption data converted into a digital value by the comparator is stored into the 16-bit shift register in synchronization with the data clock. The contents of the high-order 8 bits of the stored caption data can be obtained by reading out data register 2 (address 00E316) and data register 4 (address 00E516). The contents of the low-order 8 bits can be obtained by reading out data register 1 (address 00E216) and data register 3 (address 00E416), respectively. These registers are reset to "0" at a falling of Vsep. Read out data registers 1 and 2 after the occurrence of a data slicer interrupt (refer to "8.10.12 Interrupt Request Generating Circuit"). ## 8.10.12 Interrupt Request Generating Circuit The interrupt requests as shown in Table 8.10.3 are generated by combination of the following bits; bits 6 and 7 of the caption position register (address 00E616). Read out the contents of data registers 1 to 4 and the contents of bits 3 to 7 of the clock run-in detect register after the occurrence of a data slicer interrupt request. Table 8.10.2 Contents of Caption Data Latch Completion Flag and 16-bit Shift Register | Slice Line Spe | e Specification Mode | | Contents of 16- | 6-bit Shift Register | | |----------------|----------------------|----------------------------------------|----------------------------------------|-------------------------------------------------------|-------------------------------------------------------| | CPS | | Completion Flag 1 | Completion Flag 2 | Caption Data | Caption Data | | bit 7 | bit 6 | (bit 0 of DSC2) | (bit 5 of CPS) | Registers 1, 2 | Registers 3, 4 | | 0 | 0 | Line 21 | A line specified by bits 4 to 0 of CPS | 16-bit data of line 21 | 16-bit data of a line specified by bits 4 to 0 of CPS | | 0 | 1 | A line specified by bits 4 to 0 of CPS | Invalid | 16-bit data of a line specified by bits 4 to 0 of CPS | Invalid | | 1 | 0 | Line 21 | Invalid | 16-bit data of line 21 | Invalid | | 1 | 1 | Line 21 | A line specified by bits 4 to 0 of CPS | 16-bit data of line 21 | 16-bit data of a line specified by bits 4 to 0 of CPS | CPS: Caption position register DSC2: Data slicer control register 2 **Table 8.10.3 Occurence Sources of Interrupt Request** | Caption pos | sition register | Occurrence Squage of Interrupt Bequeet at End of Data Slice Line | | |-------------|-----------------|------------------------------------------------------------------|--| | b7 b6 | | Occurence Souces of Interrupt Request at End of Data Slice Line | | | 0 | 0 | After slicing line 21 | | | U | 1 | After a line specified by bits 4 to 0 of CPS | | | | 0 | After slicing line 21 | | | 1 | 1 | After slicing line 21 | | ## 8.10.13 Synchronous Signal Counter The synchronous signal counter counts the composite sync signal taken out from a video signal in the data slicer circuit or the vertical synchronous signal $V_{\text{Sep}}$ as a count source. The count value in a certain time (T time) generated by $f(XIN)/2^{13}$ or $f(XIN)/2^{13}$ is stored into the 5-bit latch. Accordingly, the latch value changes in the cycle of T time. When the count value exceeds "1F16," "1F16" is stored into the latch. The latch value can be obtained by reading out the sync pulse counter register (address 00E916). A count source is selected by bit 5 of the sync pulse counter register. The synchronous signal counter is used when bit 0 of PWM mode register 1 (address 020816). Figure 8.10.12 shows the structure of the sync pulse counter and Figure 8.10.13 shows the synchronous signal counter block diagram. Fig. 8.10.12 Sync Pulse Counter Register Fig. 8.10.13 Synchronous Signal Counter Block Diagram ### **8.11 OSD FUNCTIONS** Table 8.11.1 outlines the OSD functions. This OSD function can display the following: the block display (32 characters X 16 lines), the SPRITE display. And besides, the function can display the both display at the same time. There are 3 display modes and they are selected by a block unit. The display modes are selected by block control register i (i = 1 to 16). The features of each mode are described below. Table.8.11.1 Features of Each Display Style | | | | | | Г | |-------------------------------------------------|---------------------------|--------------------------------------------------------------------------------------|-----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|------------------------------------------------------| | Display style Parameter | | | | | | | | | CC mode<br>(Closed caption mode) | OSD mode<br>(On-screem display mode) | CDOSD mode<br>(Color dot on-screen<br>display mode) | SPRITE display | | Number of display characters | | | 32 characters X 16 lines | | 1 character | | Dot structure | | 16 X 20 dots | 16 X 20 dots | 16 X 26 dots | 16 X 20 dots | | | | (Character display area:<br>16 X 26 dots) | | | | | Kinds of cha | aracters | 510 kinds | 62 kinds | | 1 kind | | Font memo | ry | | ROM | | RAM | | Kinds of cha | | 4 kinds | 14 kin | ds | 8 kinds | | sizes | Pre-divide ratio (Note 1) | X 1, X 2 | X 1, X 2, X 3 | | X 1, X 2 | | | Dot size | 1Tc X 1/2H,<br>1Tc X 1H | 1TC X 1,<br>1TC X 1<br>1.5TC X<br>1.5TC X<br>2TC X 2<br>3TC X 3 | IH,<br>1/2H,<br>1H,<br>H, | 1Tc X 1/2H,<br>1Tc X 1H,<br>2Tc X 1H,<br>2Tc X 2H | | Attribute | | Smooth italic,<br>under line, flash (Blinking) | Border | | | | Character font coloring | | 1 screen: 8 kinds<br>(per character unit)<br>Max. 64 kinds | 1 screen: 16 kinds<br>(per character unit)<br>Max. 64 kinds | 1 screen: 8 kinds (per dot unit)<br>(only specified dots are colored<br>per character unit)<br>Max. 64 kinds | 1 screen: 8 kinds<br>(per dot unit)<br>Max. 64 kinds | | Character background coloring | | Possible<br>(a character unit, 1 screen: 4<br>kinds, Max. 64 kinds) | Possible (a character unit,1 screen: 16 kinds, Max. 64 kinds) | | | | Display layer | | Layer 1 | Layer 1 a | and layer 2 Layer 3 (with highest pri | | | OSD output | t (Note 2) | Analog R. | G, B output (each 4 adjustment levels | s : 64 colors), Digital OUT1, OUT2 | output | | Raster coloring | | Possible (a screen unit) | | | | | Other function (Note 3) | | Auto solid space function Triple layer OSD function, window function, blank funtion | | | | | Display pos | sition | Horizontal: 256 levels, Vertical: 1024 levels | | | Horizontal: 2048 levels<br>Vertical: 1024 levels | | Display expansion (multiline display) Possible | | | | | | Notes1: The character size is specified with dot size and pre-divide ratio (refer to "8.11.3 Dot Size"). <sup>2:</sup> SPRITE display do not output OUT2. <sup>3:</sup> SPRITE display is not referred as windowed function. The OSD circuit has an extended display mode. This mode allows multiple lines (16 lines or more) to be displayed on the screen by interrupting the display each time one line is displayed and rewriting data in the block for which display is terminated by software. Figure 8.11.1 shows the configuration of OSD character display area. Figure 8.11.2 shows the block diagram of the OSD circuit. Figure 8.11.3 shows the OSD control register 1. Figure 8.11.4 shows the block control register i. Fig. 8.11.1 Configuration of OSD Character Display Area Fig. 8.11.2 Block Diagram of OSD Circuit #### **OSD Control Register 1** b7 b6 b5 b4 b3 b2 b1 b0 OSD control register 1 (OC1) [Address 00CE<sub>16</sub>] After reset В R!W Name **Functions** OSD control bit 0: All-blocks display off R:W (OC10) (See note 1) 1: All-blocks display on Scan mode selection 0 : Normal scan mode bit (OC11) 1: Bi-scan mode 0: All bordered Border type selection 0 2 bit (OC12) 1: Shadow bordered (See note 2) 0 : Color signal of character background R;W Flash mode selection 3 part does not flash bit (OC13) 1: Color signal of character background part flashes Automatic solid space 0: OFF 0 R¦W control bit (OC14) 1: ON 5 0 : OFF 0 RIW Vertical window/blank control bit (OC15) 1: ON Layer mixing control RiW 0 0 0: Logic sum (OR) of layer 1's bits (OC16, OC17) color and layer 2's color (See note 3) 0 1: Layer 1's color has priority 1 0: Layer 2's color has priority 1 1: Do not set. Notes 1: Even this bit is switched during display, the display screen remains unchanged until a rising (falling) of the next VSYNC. 2: Shadow border is output at right and bottom side of the font. 3: OUT2 is always ORed, regardless of values of these bits. Fig. 8.11.3 OSD Control Register 1 Fig. 8.11.4 Block Control Register i (i = 1 to 16) ## 8.11.1 Triple Layer OSD Three built-in layers of display screens accommodate triple display of channels, volume, etc., closed caption, and SPRITE displays within layers 1 to 3. The layer to be displayed in each block is selected by bit 0 or 1 of the OSD control register 2 for each display mode (refer to Figure 8.11.7). Layer 3 always displays the SPRITE display. When the layer 1 block and the layer 2 block overlay, the screen is composed (refer to Figure 8.11.5) with layer mixing by bit 6 or 7 of the OSD control register 1, as shown in Figure 8.11.3. Layer 3 always takes display priority of layers 1 and 2. Notes 1: When mixing layer 1 and layer 2, note Table 8.11.2. 2: OUT2 is always ORed, regardless of values of bits 6, 7 of the OSD control register 1. And besides, even when OUT2 (layer 1 or layer 2) overlaps with SPRITE display (layer 3), OUT2 is output. Table 8.11.2 Mixing Layer 1 and Layer 2 | Block | Block in Layer 1 | Block in Layer 2 | | | |-----------------------------------|--------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|--| | Display mode | CC, OSD, CDOSD mode | OSD, CDOSD mode | | | | Pre-divide ratio<br>Dot size | X 1, X 2 (CC mode)<br>X 1 to X 3 (OSD, CDOSD mode) | Same as layer 1 | | | | | 1Tc X 1/2H, 1Tc X 1H | Pre-divide ratio = X 1 | Pre-divide ratio = X 2 | | | | (CC mode) | 1Tc x 1/2H 1Tc x 1H 1Tc x 1H, 1.5Tc x 1/2H 1Tc x 1H, 1.5Tc x 1H • Same size as layer 1 • 1.5Tc can be selected only when: layer 1's pre-divide ratio = 2 AND layer 1's horizontal dot size = 1Tc. As this time, vertical dot size is the same as layer 1. | | | | | 1Tc X 1H, 1Tc X 1/2H,<br>2Tc X 2H, 3Tc X 3H<br>(OSD, CDOSD mode) | | | | | Horizontal display start position | Arbitrary | Same position as layer 1 | | | | Vertical display start position | However, when dot size is 2Tc X layer 1 and that of layer 2 as follo •2Tc X 2H: 2H Units •3Tc X 3H: 3H Units | Arbitrary X 2H or 2Tc X 3H, set difference between vertical display position of ows. | | | Fig. 8.11.5 Triple Layer OSD Fig. 8.11.6 Display Example of Triple Layer OSD Fig. 8.11.7 OSD Control Register 2 ## 8.11.2 Display Position The display start positions of characters are specified by a block. There are 16 blocks, blocks 1 to 16. Up to 32 characters can be displayed in each block (refer to "8.11.6 Memory for OSD"). The display position of each block can be set in both horizontal and vertical directions by software. The display start position in the horizontal direction can be selected for all blocks in common from 256-step display positions in units of 4 Tosc (Tosc = OSD oscillation cycle). The display start position in the vertical direction for each block can be selected from 1024-step display positions in units of 1 TH ( $TH = HSYNC\ cycle$ ). Blocks are displayed in conformance with the following rules: - When the display start position is overlapped with another block (Figure 8.11.8 (b)), a lower block number (1 to 16) is displayed on the front. - When another block display position appears while one block is displayed (Figure 8.11.8 (c)), the block with a larger set value as the vertical display start position is displayed. However, do not display block with the dot size of 2Tc X 2H or 3Tc X 3H during display period (\*) of another block. - \* In the case of OSD mode block: 20 dots in vertical from the vertical display start position. - \* In the case of CC or CDOSD mode block: 26 dots in vertical from the vertical display start position. Fig. 8.11.8 Display Position The display start position in the vertical direction is determined by counting the horizontal sync signal (HSYNC). At this time, when VSYNC and HSYNC are positive polarity (negative polarity), it starts to count the rising edge (falling edge) of HSYNC signal from after fixed cycle of rising edge (falling edge) of VSYNC signal. So interval from rising edge (falling edge) of VSYNC signal to rising edge (falling edge) of HSYNC signal needs enough time (2 machine cycles or more) for avoiding jitter. The polarity of HSYNC and VSYNC signals can select with the I/O polarity control register (address 021716). Fig. 8.11.9 Supplement Explanation for Display Position The vertical start position for each block can be set in 1024 steps (where each step is 1TH (TH: HSYNC cycle)) as values "0016" to "FF16" in vertical position register 1i (i = 1 to 16) (addresses 022016 to 022F16) and values "0016" to "0316" in vertical position register 2i (i = 1 to 16) (addresses 023016 to 023F16). The vertical position registers are shown in Figures 8.11.10 and 8.11.11. Fig. 8.11.10 Vertical Position Register 1i (i = 1 to 16) Fig. 8.11.11 Vertical Position Register 2i (i = 1 to 16) The horizontal display position is common to all blocks, and can be set in 256 steps (where 1 step is 4Tosc, Tosc being the oscillating cycle for display) as values "0016" to "FF16" in bits 0 to 7 of the horizontal position register (address 00CF16). The horizontal position register is shown in Figure 8.11.12. Fig. 8.11.11 Horizontal Position Register Note: 1Tc (Tc: OSD clock cycle divided in pre-divide circuit) gap occurs between the horizontal display start position set by the horizontal position register and the most left dot of the 1st block. Accordingly, when 2 blocks have different pre-divide ratios, their horizontal display start position will not match. Ordinaly, this gap is 1Tc regardless of character sizes, however, the gap is 1.5Tc only when the character size is 1.5Tc. Fig. 8.11.12 Notes on Horizontal Display Start Position #### 8.11.3 Dot Size The dot size can be selected by a block unit. The dot size in vertical direction is determined by dividing HSYNC in the vertical dot size control circuit. The dot size in horizontal is determined by dividing the following clock in the horizontal dot size control circuit: the clock gained by dividing the OSD clock source (data slicer clock, OSC1, main clock) in the pre-divide circuit. The clock cycle divided in the pre-divide circuit is defined as 1Tc. The dot size is specified by bits 6 to 3 of the block control register. Refer to Figure 8.11.4 (the block control register i), refer to Figure 8.11.6 (the clock control register). The block diagram of dot size control circuit is shown in Figure 8.11.14. Notes 1: The pre-divide ratio = 3 cannot be used in the CC mode. - 2: The pre-divide ratio of the layer 2 must be same as that of the layer 1 by the block control register i. - 3: In the bi-scan mode, the dot size in the vertical direction is 2 times as ompared with the normal mode. Refer to "8.11.13 Scan Mode" about the scan mode Fig. 8.11.14 Block Diagram of Dot Size Control Circuit Fig. 8.11.15 Definition of Dot Sizes #### 8.11.4 Clock for OSD As a clock for display to be used for OSD, it is possible to select one of the following 3 types. - Data slicer clock output from the data slicer (approximately 26 MHz) - Clock from the LC oscillator supplied from the pins OSC1 and OSC2 - Clock from the ceramic resonator or the quartz-crystal oscillator from the pins OSC1 and OSC2 The clock for display to be used for OSD can be selected by bit 7 of port P3 direction register, bit 2 and bit 1 of clock source control register (address 021616). If the pins OSC1 and OSC2 are not used as OSD clock input/output, these pins can be used as the sub-clock input/output, or port P6. Table 8.11.3 Setting of P63/OSC1/XcIN, P64/OSC2/XcouT | Function<br>Registers | | Clock output for OS | pins | Sub-clock<br>input/<br>output pins | Input port | | |--------------------------------------|-------|---------------------|------|------------------------------------|------------|--| | Bit 7 of Port P3<br>Direction Regist | | 0 | 0 | 1 | | | | Clock Control Bit 2 | | 1 1 | | 0 | 0 | | | Register | Bit 1 | 0 | 1 | 0 | 1 | | Fig. 8.11.16 Clock Control Register Fig. 8.11.17 Block Diagram of OSD Selection Circuit ## 8.11.5 Field Determination Display To display the block with vertical dot size of 1/2H, whether an even field or an odd field is determined through differences in a synchronizing signal waveform of interlacing system. The dot line 0 or 1 (refer to Figure 8.11.19) corresponding to the field is displayed alternately. In the following, the field determination standard for the case where both the horizontal sync signal and the vertical sync signal are negative-polarity inputs will be explained. A field determination is determined by detecting the time from a falling edge of the horizontal sync signal until a falling edge of the VSYNC control signal (refer to Figure 8.11.9) in the microcomputer and then comparing this time with the time of the previous field. When the time is longer than the comparing time, it is regarded as even field. When the time is shorter, it is regarded as odd field. The field determination flag changes at a rising edge of VSYNC control signal in the microcomputer. The contents of this field can be read out by the field determination flag (bit 7 of the I/O polarity control register at address 021716). A dot line is specified by bit 6 of the I/O polarity control register (refer to Figure 8.11.19). However, the field determination flag read out from the CPU is fixed to "0" at even field or "1" at odd field, regardless of bit 6. Fig. 8.11.18 I/O Polarity Control Register When using the field determination flag, be sure to set bit 0 of the PWM mode register 1 (address 020A<sub>16</sub>) to "0." # OSD ROM font configuration diagram Note: The field determination flag changes at a rising edge of the VsyNc control signal (negative-polarity input) in the microcomputer. Fig. 8.11.19 Relation Between Field Determination Flag and Display Font # 8.11.6 Memory for OSD There are 2 types of memory for OSD: OSD ROM (addresses 1080016 to 157FF16 and 1800016 to 1ACFF16) used to specify character dot data and OSD RAM (addresses 070016 to 07A716 and 080016 to 0FDF16) used to specify the kinds of display characters, display colors, and SPRITE display. The following describes each type of memory. # (1) OSD ROM (addresses 1080016 to 157FF16, 1800016 to 1ACFF16) The dot pattern data for OSD characters is stored in the character font area in the OSD ROM and the CD font data for OSD characters is stored in the color dot font area in the OSD ROM. To specify the kinds of the character font and the CD font, it is necessary to write the character code into the OSD RAM. The modes are selected by bit 3 of the OSD control register 3 for each screen. The character font data storing address is shown in Figure 8.11.20. The CD font data storing address is shown in Figure 8.11.21. The 510 kinds of character font and 62 kinds of CD font can be stored. #### OSD ROM address of character font data | OSD ROM address bit | AD16 | AD15 | AD14 | AD13 | AD12 | AD11 | AD10 | AD9 | AD8 | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | AD1 | AD0 | |-----------------------------------------------|------|------|------|-------------|------|------|------|-----|-----|-----|--------|------|-----|-----|-----|-------------|-----| | Line number /<br>Character code /<br>Area bit | 1 | 0 | | Line number | | | | | | Cha | racter | code | | | | Area<br>bit | | Line number = "0216" to "1516" Character code = "0016" to "1FF16" ("0FF16" and "10016" can not be used. Write "FF16" to corresponding addresses.) Area bit = 0: Left area 1: Right area Character font Fig. 8.11.20 Character Font Data Storing Address Fig. 8.11.21 Color Dot Font Data Storing Address #### (2) OSD RAM (addresses 070016 to 07A716, 080016 to 0FFF16) The OSD RAM for SPRITE consisting of 3 planes, is assigned to addresses 070016 to 07A716. Each plane corresponds to each color pallet selection bit and the color pallet of each dot is determined from among 8 kinds. The OSD RAM for character is allocated at addresses 080016 to 0FFF16, and is divided into a display character code specification part, color code 1 specification part, and color code 2 specification part for each block. Tables 8.11.5 and 8.11.6 show the contents of the OSD RAM. For example, to display 1 character position (the left edge) in block 1, write the character code in address 080016, write color code 1 at 082016, and write color code 2 at 084016. The structure of the OSD RAM is shown in Figure 8.11.23. Note: For the layer 2 's OSD mode block with dot size of 1.5Tc X 1/2H and 1.5Tc X 1H, the 3nth (n = 1 to 10) character is skipped as compared with ordinary block (blocks with dot size of 1Tc X 1/2H, or blocks on the layer 1). Accordingly, maximum 22 characters are only displayed in 1 block. Blocks with dot size of 1Tc X 1/2H and 1Tc X 1H, or blocks on the layer 1 However, note the following: - In OSD mode - The character is not displayed, and only the left 1/3 part of the 22nd character back ground is displayed in the 22nd's character area. When not displaying this background, set transparent for background. - In CDOSD mode The character is not displayed, and color pallet color specified by bit 3 to 6 of color code 1 can be output in the 22nd's character area (left 1/3 part). The RAM data for the 3nth character does not effect the display. Any character data can be stored here (refer to Figure 8.11.22). Table 8.11.4 Contents of OSD RAM (SPRITE) | abic 0.11.4 Contents t | or oop ream (or rerie) | | | | |------------------------|------------------------|--------------------------------|--------------------------------|--------------------------------| | Line (from top) | Dot (from left) | Plain 0 | Plain 1 | Plain 2 | | | | (Color pallet selection bit 0) | (Color pallet selection bit 1) | (Color pallet selection bit 2) | | Line 1 | Dots 1 to 8 | 070016 | 074016 | 078016 | | | Dots 9 to 16 | 070116 | 074116 | 078116 | | Line 2 | Dots 1 to 8 | 070216 | 074216 | 078216 | | | Dots 9 to 16 | 070316 | 074316 | 078316 | | : | : | : | : | : | | Line 19 | Dots 1 to 8 | 072416 | 076416 | 07A416 | | | Dots 9 to 16 | 072516 | 076516 | 07A516 | | Line 20 | Dots 1 to 8 | 072616 | 076616 | 07A616 | | LING 20 | Dots 9 to 16 | 072716 | 076716 | 07A716 | Fig. 8.11.22 RAM Data for 3nth Character Table 8.11.5 Contents of OSD RAM (Character) | Block | Display Position (from left) | Character Code Specification | Color Code 1 Specification | Color Code 2 Specification | |----------|------------------------------|------------------------------|----------------------------|----------------------------| | | 1st character | 080016 | 082016 | 084016 | | Block 1 | 2nd character | 080116 | 082116 | 084116 | | Block 1 | 31st character | 081E <sub>16</sub> | 083E16 | 085E16 | | | 32nd character | 081F <sub>16</sub> | 083F16 | 085F16 | | | 1st character | 088016 | 08A016 | 08C016 | | Block 2 | 2nd character | 088116 | 08A116 | 08C116 | | | :<br>31st character | :<br>089E16 | :<br>08BE16 | :<br>08DE16 | | | 32nd character | 089F16 | 08BF16 | 08DF16 | | | 1st character | 090016 | 092016 | 094016 | | | 2nd character | 090116 | 092116 | 094116 | | Block 3 | : | : | : | : | | | 31st character | 091E16 | 093E16 | 095E16 | | | 32nd character | 091F16 | 093F16 | 095F16 | | | 1st character | 098016 | 09A016 | 09C016 | | Block 4 | 2nd character<br>: | 098116 | 09A116<br>: | 09C116<br>: | | | 31st character | 099E16 | 09BE16 | 09DE16 | | | 32nd character | 099F16 | 09BF16 | 09DF16 | | | 1st character | 0A0016 | 0A2016 | 0A4016 | | Block 5 | 2nd character | 0A0116 | 0A2116 | 0A4116 | | | 31st character | 0A1E16 | 0A3E16 | 0A5E16 | | | 32nd character | 0A1F16 | 0A3F16 | 0A5F16 | | | 1st character | 0A8016 | 0AA016 | 0AC016 | | Block 6 | 2nd character | 0A8116 | 0AA116 | 0AC116 | | DIOCK 0 | 31st character | 0A9E16 | 0ABE16 | 0ADE16 | | | 32nd character | 0A9F16 | 0ABF16 | 0ADF16 | | | 1st character | 0B0016 | 0B2016 | 0B4016 | | | 2nd character | 0B0116 | 0B2116 | 0B4116 | | Block 7 | :<br>31st character | :<br>0B1E <sub>16</sub> | :<br>0B3E16 | :<br>0B5E16 | | | 32nd character | 0B1F16 | 0B3F16 | 0B5F16 | | | 1st character | 0B8016 | 0BA016 | 0BC016 | | | 2nd character | 0B8116 | 0BA116 | 0BC116 | | Block 8 | :<br>31st character | :<br>0B9E16 | :<br>0BBE16 | :<br>0BDE16 | | | 32nd character | 0B9E16 | OBBE16 | 0BDE16<br>0BDF16 | | | 1st character | 0C0016 | 0C2016 | 0C4016 | | | 2nd character | 0C0116 | 0C2116 | 0C4116 | | Block 9 | :<br>31st character | :<br>0C1E <sub>16</sub> | :<br>0C3E <sub>16</sub> | :<br>0C5E16 | | | 32nd character | 0C1E16 | 0C3E16 | 0C5E16 | | | 1st character | 0C8016 | 0CA016 | 0CC016 | | | 2nd character | 0C8016<br>0C8116 | 0CA116 | 0CC116 | | Block 10 | : | : | : | : | | | 31st character | 0C9E16 | OCBE16 | 0CDE16 | | | 32nd character | 0C9F16 | 0CBF16 | 0CDF16 | Table 8.11.6 Contents of OSD RAM (continued) | Block | Display Position (from left) | Character Code Specification | Color Code 1 Specification | Color Code 2 Specification | |----------|------------------------------|------------------------------|----------------------------|----------------------------| | | 1st character | 0D0016 | 0D2016 | 0D4016 | | Block 11 | 2nd character | 0D0116 | 0D2116 | 0D4116 | | | :<br>31st character | :<br>0D1E16 | :<br>0D3E16 | :<br>0D5E16 | | | 32nd character | 0D1F16 | 0D3F16 | 0D5F16 | | | 1st character | 0D8016 | 0DA016 | 0DC016 | | Block 12 | 2nd character | 0D8116 | 0DA116 | 0DC116 | | DIOOK 12 | 31st character | 0D9E16 | ODBE16 | ODDE16 | | | 32nd character | 0D9F16 | 0DBF16 | 0DDF16 | | | 1st character | 0E0016 | 0E2016 | 0E4016 | | Block 13 | 2nd character | 0E0116 | 0E2116 | 0E4116 | | DIOCK 13 | 31st character | 0E1E16 | 0E3E16 | 0E5E16 | | | 32nd character | 0E1F16 | 0E3F16 | 0E5F16 | | | 1st character | 0E8016 | 0EA016 | 0EC016 | | Block 14 | 2nd character | 0E8116 | 0EA116 | 0EC116 | | BIOCK 14 | 31st character | :<br>0E9E16 | :<br>0EBE <sub>16</sub> | 0EDE16 | | | 32nd character | 0E9F16 | 0EBF16 | 0EDF16 | | | 1st character | 0F0016 | 0F2016 | 0F4016 | | DI 1.45 | 2nd character | 0F0116 | 0F2116 | 0F4116 | | Block 15 | :<br>31st character | :<br>0F1E <sub>16</sub> | :<br>0F3E <sub>16</sub> | :<br>0F5E16 | | | 32nd character | 0F1F16 | 0F3F16 | 0F5F16 | | | 1st character | 0F8016 | 0FA016 | 0FC016 | | Disch 40 | 2nd character | 0F8116 | 0FA116 | 0FC116 | | Block 16 | :<br>31st character | :<br>0F9E <sub>16</sub> | :<br>0FBE <sub>16</sub> | :<br>0FDE16 | | | 32nd character | 0F9F16 | 0FBF16 | 0FDF16 | $\textbf{Note:} \ \, \textbf{Do not read from/write to the addresses in Table 8.11.7}.$ Table 8.11.7 List of Access Disable Addresses | 086016 to 087F16 | 0C6016 to 0C7F16 | |------------------|------------------| | 08E010 to 08FF16 | 0CE016 to 0CFF16 | | 096016 to 097F16 | 0D6016 to 0D7F16 | | 09E016 to 09FF16 | ODE016 to ODFF16 | | 0A6016 to 0A7F16 | 0E6016 to 0E7F16 | | 0AE016 to 0AFF16 | 0EE016 to 0EFF16 | | 0B6016 to 0B7F16 | 0F6016 to 0F7F16 | | 0BE016 to 0BFF16 | OFE016 to OFFF16 | | | CC r | node | OSD | OSD mode | | ) mode | | |-----------------------------------------------|----------------------------------------------------------------------------------|-----------------------------------------------------------|----------------------------------------------------------------------------------------|---------------------------------------------------------|------------------------------------------------------------|------------------------------------------------------------------------|--| | Bit | Bit name | Function | Bit name | Function | Bit name | Function | | | RF0<br>RF1<br>RF2<br>RF3<br>RF4<br>RF5<br>RF6 | Character code<br>(Low-order 8 bits) | Specify<br>character code<br>in OSD ROM<br>(See note 3) | Character code<br>(Low-order 8<br>bits) | Specify<br>character code in<br>OSD ROM<br>(See note 3) | CD code<br>(6 bits) | Specify<br>character code<br>in OSD ROM<br>(color dot)<br>(See note 4) | | | RF7 | | | | | | | | | RC10 | Character code<br>(High-order 1 bits) | | Character code<br>(High-order 1 bits) | | Not used | | | | RC11<br>RC12 | Color pallet selection bit 0 Character Color pallet selection bit 1 | Specify color<br>pallet for character<br>(See note 5) | Color pallet selection bit Color pallet selection bit | Specify color<br>pallet for character<br>(See note 5) | | | | | RC13 | ट्री<br>Color pallet<br>selection bit 2 | | selection bit Color pallet selection bit | | Color pallet selection bit 0 | | | | RC14 | Italic control | 0: Italic OFF<br>1: Italic ON | Color pallet selection bit 3 | | Color pallet selection bit 1 | Specify a dot which selects | | | RC15<br>RC16 | Flash control Underline control | 0: Flash OFF 1: Flash ON 0: Underline OFF 1: Underline ON | Character background Color pallet selection bit 0 Color pallet selection bit 1 | Specify color pallet<br>for background<br>(See note 5) | Color pallet selection bit 2 Color pallet selection bit 3 | color pallet 0 or 8<br>by OSD ROM<br>(See note 6) | | | RC17 | OUT2 output control | 0: OUT2 output OFF<br>1: OUT2 output ON | OUT2 output control | 0: OUT2 output OFF<br>1: OUT2 output ON | OUT2 output<br>control | 0: OUT2 output OFF<br>1: OUT2 output ON | | | RC20<br>RC21 | Character background Color pallet selection bit 0 Color pallet selection bit 1 | Specify color pallet<br>for background<br>(See note 5) | Color pallet selection bit 2 Color pallet selection bit 3 Color pallet selection bit 3 | Specify color pallet<br>for background<br>(See note 5) | Not used | | | Notes 1: Read value of bits 2 to 7 of the color code 2 is undefined. - 2: For "not used" bits, the write value is read. - 3: Do not use character code "0FF16," "10016." - 4: Do not use character code "1F16," "2016." - **5:** Refer to Figure 8.11.24. - **6:** Only CDOSD mode, a dot which selects color pallet 0 or 8 is colored to the color pallet set by RC13 to RC16 of OSD RAM in character units. Fig. 8.11.23 Structure of OSD RAM #### 8.11.7 Character Color As shown in Figure 2.11.24, there are 16 built-in color pallets. Color pallet 0 is fixed at transparent, and color pallet 8 is fixed at black. The remaining 14 colors can be set to any of the 64 colors available. The setting procedure for character colors is as follows: - OSD mode ......15 kinds Color pallets are set by bits RC11 to RC14 of the OSD RAM. - - Only in CDOSD mode, a dot which selects color pallet 0 or 8 is colored to the color pallet set by RC13 to RC16 of OSD RAM in character units (refer to Figure 8.11.26). - Notes 1: Color pallet 8 is always selected for bordering and solid space output (OUT 1 output) regardless of the set value in the register. - 2: Color pallet 0 (transparent) and the transparent setting of other color pallets will differ. When there are multiple layers overlapping (on top of each other, piled up), and the priority layer is color pallet 0 (transparent), the bottom layer is displayed, but if the priority layer is the transparent setting of any other color pallet, the background is displayed without displaying the bottom layer (refer to Figure 8.11.26). ## 8.11.8 Character Background Color The display area around the characters can be colored in with a character background color. Character background colors are set in character units. Note: The character background is displayed in the following part: (character display area) – (character font) – (border). Accordingly, the character background color and the color signal for these two sections cannot be mixed. Fig. 8.11.24 Color Code Selection Fig. 8.11.25 Set of Color Pallet 0 or 8 in CDROM Mode Fig. 8.11.26 Difference Between Color Code 0 (Transparent) and Transparent Setting of Other Color Codes Fig. 8.11.27 OSD Control Register 3 Fig. 8.11.28 Color Pallet Register i (i = 1 to 7, 9 to 15) # 8.11.9 OUT1, OUT2 Signals The OUT1, OUT2 signals are used to control the luminance of the video signal. The output waveform of the OUT1, OUT2 signals is controlled by bit 6 of the color code register i (refer to Figure 8.11.28), bit 2 of the block control register i (refer to Figure 8.11.14) and RC17 of OSD RAM. The setting values for controlling OUT1, OUT2 and the corresponding output waveform is shown in Figure 12.11.29. Note: When OUT2 signal is output, set bit 6 of OSD port control register (refer to Figure 8.11.56) to "1." Fig. 8.11.29 Setting Value for Controlling OUT1, OUT2 and Corresponding Output Waveform #### **8.11.10 Attribute** The attributes (flash, underline, italic) are controlled to the character font. The attributes to be controlled are different depending on each mode. #### (1) Under line The underline is output at the 23rd and 24th lines in vertical direction only in the CC mode. The underline is controlled by RC16 of OSD RAM. The color of underline is the same color as that of the character font. #### (2) Flash The parts of the character font, the underline, and the character background are flashed only in the CC mode. The flash is controlled by RC15 of OSD RAM. The ON/OFF for flash is controlled by bit 3 of the OSD control register 1 (refer to Figure 8.11.3). When this bit is "0", only character font and underline flash. When "1", for a character without solid space output, R, G, B and OUT1 (all display area) flash, for a character with solid space output, only R, G and B (all display area) flash. The flash cycle bases on the VSYNC count. - <NTSC method> - · VSYNC cycle X 48 ≈ 800 ms (at flash ON) - · VSYNC cycle X 16 ≈ 267 ms (at flash OFF) #### (3) Italic The italic is made by slanting the font stored in OSD ROM to the right only in the CC mode. The italic is controlled by RC14 of OSD RAM. The display example of attribute is shown in Figure 8.11.30. In this case, "R" is displayed. - **Notes 1:** When setting both the italic and the flash, the italic character flashes. - 2: When a flash character (with flash character background) adjoin on the right side of a non-flash italic character, parts out of the non-flash italic character is also flashed. - 3: OUT2 is not flashed. - 4: When the pre-divide ratio = 1, the italic character with slant of 1 dot X 5 steps is displayed; when thepre-divide ratio = 2, the italic character with slant of 1/2 dot X 10 steps is displayed (refer to Figure 8.11.30 (c), (d)). However, when displaying the italic character with the pre-divide ratio = 1, set the OSD clock frequency to 11 MHz to 14 MHz. - **5:** The boundary of character color is displayed in italic. However, the boundary of character background color is not affected by the italic (refer to Figure 8.11.31). - 6: The adjacent character (one side or both side) to an italic character is displayed in italic even when the character is not specified to display in italic (refer to Figure 8.11.31). - 7: When displaying the 32nd character in the italic and when solid space is off (OC14 = "0"), parts out of character area is not displayed (refer to Figure 8.11.30). Fig. 8.11.30 Example of Attribute Display (in CC Mode) Fig. 8.11.31 Example of Italic Display ## (4) Border The border is output only in the OSD mode. The all bordered (bordering around of character font) and the shadow bordered (bordering right and bottom sides of character font) are selected (refer to Figure 8.11.32) by bit 2 of the OSD control register 1 (refer to Figure 8.11.3). The ON/OFF switch for borders can be controlled in block units by bit 2 of the block control register i (refer to Figure 8.11.4). The OUT1 signal is used for border output. The border color is fixed at color code 8 (block). The border color for each screen is specified by the border color register i. The horizontal size (x) of border is 1Tc (OSD clock cycle divided in the pre-divide circuit) regardless of the character font dot size. However, only when the pre-divide ratio = 2 and character size = 1.5Tc, the horizontal size is 1.5Tc. The vertical size (y) different depending on the screen scan mode and the vertical dot size of character font. Notes 1: The border dot area is the shaded area as shown in Figure 8.11.34. - 2: When the border dot overlaps on the next character font, the character font has priority (refer to Figure 8.11.35 A). When the border dot overlaps on the next character back ground, the border has priority (refer to Figure 8.11.35 B). - 3: The border in vertical out of character area is not displayed (refer to Figure 8.11.35). Fig. 8.11.32 Example of Border Display Fig. 8.11.33 Horizontal and Vertical Size of Border Fig. 8.11.34 Border Area Fig. 8.11.35 Border Priority # 8.11.11 Automatic Solid Space Function This function generates automatically the solid space (OUT1 or OUT2 blank output) of the character area in the CC mode. The solid space is output in the following area: - Any character area except character code "00916" - Character area on the left and right sides of the above character This function is turned on and off by bit 4 of the OSD control register 1 (refer to Figure 8.11.3). And the OUT1 output or OUT2 output can be selected by bit 3 of OSD control register 2. Note: When selecting OUT1 as solid space output, character background color with solid space output is fixed to color pallet 8 (black) regardless of setting. Table 8.11.8 Setting for Automatic Solid Space | Bit 4 of OSD Control Register 1 | 0 | | | | | | 1 | | |---------------------------------|----------------------------------------------------|--|-------------------------------------------------|-------------------------|-------------------|-------------------------|-------------------------------------------------|--------------------------------------------| | Bit 3 of OSD Control Register 2 | 0 | | 1 | | 0 | | 1 | | | RC17 of OSD RAM | 0 1 | | 0 | 1 | 0 | 1 | 0 | 1 | | OUT1 Output Signal | •Character font area<br>•Character background area | | •Character font area •Character background area | | •Solid space area | | •Character font area •Character background area | | | OUT2 Output Signal | OFF | | | •Character display area | OFF | •Character display area | OFF | •Solid space<br>•Character<br>display area | Fig. 8.11.36 Display Screen Example of Automatic Solid Space ## 8.11.12 Multiline Display This microcomputer can ordinarily display 16 lines on the CRT screen by displaying 16 blocks at different vertical positions. In addition, it can display up to 16 lines by using OSD interrupts. An OSD interrupt request occurs at the point at which display of each block has been completed. In other words, when a scanning line reaches the point of the display position (specified by the vertical position registers) of a certain block, the character display of that block starts, and an interrupt occurs at the point at which the scanning line exceeds the block. The mode in which an OSD interrupt occurs is different depending on the setting of the OSD control register 2 (refer to Figure 8.11.7). - When bit 7 of the OSD control register 2 is "0" An OSD interrupt request occurs at the completion of layer 1 block display. - When bit 7 of the OSD control register 2 is "1" An OSD interrupt request occurs at the completion of layer 2 block display. - Notes 1: An OSD interrupt does not occur at the end of display when the block is not displayed. In other words, if a block is set to off display by the display control bit of the block control register i (addresses 00D016 to 00DF16), an OSD interrupt request does not occur (refer to Figure 8.11.37 (A)). - 2: When another block display appeares while one block is displayed, an OSD interrupt request occurs only once at the end of the another block display (refer to Figure 8.11.37 (B)). - 3: On the screen setting window, an OSD interrupt occurs even at the end of the CC mode block (off display) out of window (refer to Figure 8.11.37 (C)). Fig. 8.11.37 Note on Occurence of OSD Interrupt #### 8.11.13 SPRITE OSD Function This is especially suitable for cursor and other displays as its function allows for display in any position, regardless of the validity of other OSDs or display positions. The SPRITE font is a RAM font consisting of 16 horizontal dots X 20 vertical dots, three planes, and three bits of data per dot. Each plane has corresponding color pallet selection bits, and 8 kinds of color pallets can be selected by the plane bit combination (three bits) for each dot. In addition, the selection range (color pallets 0 to 7 and 8 to 15) can be set, per screen, by bit 4 of the OSD control register 3. The color pallet is set in dot units according to the selection range and the OSD RAM (SPRITE) contents from among the selection range. It is possible to arbitrarily add font data by software for the RAM font in the SPRITE font. The SPRITE OSD control register can control SPRITE display, dot size, interrupt position, and interrupt generation factors for the SPRITE OSD. The display position can also be set independently of the block display by the SPRITE horizontal position registers and the SPRITE horizontal vertical position registers. At this time, the horizontal position is set in 2048 steps in 1Tosc units, and the vertical position is set in 1024 steps in 1TH units. When SPRITE display overlaps with other OSDs, SPRITE display is always given priority. However, the SPRITE display overlaps with the OSD which includes OUT2 output, OUT2 in the OSD is output without masking. Notes 1: The SPRITE OSD function cannot output OUT2. 2: When using SPRITE OSD, do not set HS1 < "3016" at HS2 = "0016." 3: When using SPRITE OSD, do not set VS = VS = "0016." Fig. 8.11.38 SPRITE OSD Display Example Fig. 8.11.39 SPRITE OSD Control Register Fig. 8.11.40 SPRITE Horizontal Position Register 1 Fig. 8.11.41 SPRITE Horizontal Position Register 2 Fig. 8.11.42 SPRITE Vertical Position Register 1 Fig. 8.11.43 SPRITE Vertical Position Register 2 #### 8.11.14 Window Function The window function can be set windows on-screen, and output OSD within only the area where the window is set. The ON/OFF for vertical window function is performed by bit 5 of OSD control register 1 and is used to select vertical window function or vertical blank function by bit 6 of OSD control register 2. Accordingly, the vertical window function cannot be used simultaneously with the vertical blank function. The display mode to validate the window function is selected by bits 5 to 7 of OSD control register 3. The top boundary is set by top border control registers 1, 2 (TB1, TB2) and the bottom boundary is set by bottom border control registers 1, 2 (BB1, BB2). The ON/OFF for horizontal window function is performed by bit 4 of OSD control register 2 and is used interchangeably for the horizontal blank function with bit 5 of OSD control register 2. Accordingly, the horizontal blank function cannot be used simultaneously with the horizontal window function. The display mode to validate the window function is selected by bits 5 to 7 of OSD control register 3. The left boundary is set by left border control registers 1, 2 (LB1, LB2), and the right boundary is set by right border control registers 1, 2 (RB1, RB2). - Notes 1: Horizontal blank and horizontal window, as well as vertical blank and vertical window can not be used simultaneously. - 2: When the window function is ON by OSD control registers 1 and 2, the window function of OUT2 is valid in all display mode regardless of setting value of OSD control register 3 (bits 5 to 7). For example, even when make the window function valid in only CC mode, the function of OUT2 is valid in OSD and CDOSD modes. - 3: The SPRITE display is not effected by the window function. Fig. 8.11.44 Example of window function (When CC Mode Is Valid) #### 8.11.15 Blank Function leted. The blank function can output blank (OUT1) area on all sides (vertical and horizontal) of the screen. The ON/OFF for vertical blank function is performed by bit 5 of the OSD control register 1 and is used to select vertical window function or vertical blank function by bit 6 of the OSD control register 2. Accordingly, the vertical blank function cannot be used simultaneously with the vertical window function. The top border is set by the top border control registers 1, 2 (TB1, TB2) and the bottom border is set by the bottom border control registers 1, 2 (BB1, BB2), in 1H units. The ON/OFF for horizontal blank function is performed by bit 4 of the OSD control register 2 and is used interchangeably for the horizontal window function with bit 5 of the OSD control register 2. Accordingly, the horizontal blank function cannot be used simultaneously with the horizontal window function. The left border is set by the left border control registers 1, 2 (LB1, LB2) and the right border is set by the right border control registers 1, 2 (RB1, RB2), in 1Tosc units. The OSD output (except raster) in area with blank output is not de- These blank signals are not output in the horizontal/vertical blanking interval. Notes 1: Horizontal blank and horizontal window, as well as vertical blank and vertical window cannot be used simultaneously. 2: When all-blocks display is OFF (bit 0 of OSD control register 1 = "0"), do not use vertical blank. Fig. 8.11.45 Blank Output Example (When OSD Output is B $\pm$ OUT1) Fig. 8.11.46 Top Border Control Register 1 Fig. 8.11.47 Top Border Control Register 2 Fig. 8.11.48 Bottom Border Control Register 1 Fig. 8.11.49 Bottom Border Control Register 2 Fig. 8.11.50 Left BorderControl Register 1 Fig. 8.11.51 Left BorderControl Register 2 Fig. 8.11.52 Right Border Control Register 1 Fig. 8.11.53 Right Border Control Register 2 ### 8.11.16 Raster Coloring Function An entire screen (raster) can be colored by setting the bits 6 to 0 of the raster color register. Since each of the R, G, B, OUT1, and OUT2 pins can be switched to raster coloring output, 64 raster colors can be obtained. When the character color/the character background color overlaps with the raster color, the color (R, G, B, OUT1, OUT2), specified for the character color/the character background color, takes priority of the raster color. This ensures that the character color/the character background color is not mixed with the raster color. The raster color register is shown in Figure 8.11.54, the example of raster coloring is shown in Figure 8.11.55. Note: Raster is not output to the area which includes blank output. Fig. 8.11.54 Raster Color Register Fig. 8.11.55 Example of Raster Coloring ### 8.11.17 Scan Mode This microcomputer has the bi-scan mode for corresponding to HSYNC of double speed frequency. In the bi-scan mode, the vertical start display position and the vertical size is two times as compared with the normal scan mode. The scan mode is selected by bit 1 of the OSD control register 1 (refer to Figure 8.11.3). Table 8.11.9 Setting for Scan Mode | Scan Mode Parameter | Normal Scan | Bi-Scan | |---------------------------------|------------------------------------------------|----------------------------------------------| | Bit 1 of OSD Control Register 1 | 0 | 1 | | Vertical Display Start Position | Value of vertical position register X 1H | Value of vertical position register X 2H | | Vertical Dot Size | 1Tc X 1/2H<br>1Tc X 1H<br>2Tc X 2H<br>3Tc X 3H | 1Tc × 1H<br>1Tc × 2H<br>2Tc × 4H<br>3Tc × 6H | #### 8.11.18 OSD Output Pin Control The OSD output pins R(R1), G(G1), B(B1) and OUT1 can also function as ports P52 to P55. Set the corresponding bit of the OSD port control register (address $00CB_{16}$ ) to "0" to specify these pins as OSD output pins, or set it to "1" to specify it as a general-purpose port P5 pin. Pins R0, G0 and B0 can also function as ports P17, P15 and P16, respectively. Set bit 1 of the OSD port control register to "0" to specify these pins as a general-purpose output port P1 pin, or set it to "1" to specify it as OSD output pins. When "0," 4-adjustment-level analog output is output from pins R, G and B. When "1," the value which is converted from the analog to the 2-bit digital is output as follows: the high-order bit is output pins R1, G1 and B1 and the low-order bit is output from pins R0, G0 and B0. The OUT2 can also function as Port P10. Set bit 0 of the port P1 direction register (address 00C316) to "1" (output mode). After that, set bit 6 of the OSD port control register to "1" to specify the pin as OSD output pin, or set it to "0" to specify as port P10 pin. The input polarity of the HSYNC, VSYNC and output polarity of signals R, G, B, OUT1 and OUT2 can be specified with the I/O polarity control register (address 021716). Set a bit to "0" to specify positive polarity; set it to "1" to specify negative polarity (refer to Figure 8.11.18). The OSD port control register is shown in Figure 8.11.56. Note: When using ports P52 to P54 as general-purpose pins, set bit 2 of OSD control register 2 (address 021516) to "0." Fig. 8.11.56 OSD Port Control Register #### 8.12. SOFTWARE RUNAWAY DETECT FUNC-TION This microcomputer has a function to decode undefined instructions to detect a software runaway. When an undefined op-code is input to the CPU as an instruction code during operation, the following processing is done. - ① The CPU generates an undefined instruction decoding signal. - ② The device is internally reset because of occurrence of the undefined instruction decoding signal. - ③ As a result of internal reset, the same reset processing as in the case of ordinary reset operation is done, and the program restarts from the reset vector. Note, however, that the software runaway detecting function cannot be invalid. Fig.8.12.1 Sequence at Detecting Software Runaway Detection #### 8.13. RESET CIRCUIT When the oscillation of a quartz-crystal oscillator or a ceramic resonator is stable and the power source voltage is 5 V $\pm$ 10 %, hold the $\overline{\text{RESET}}$ pin at LOW for 2 $\mu s$ or more, then return is to HIGH. Then, as shown in Figure 8.13.2, reset is released and the program starts form the address formed by using the content of address FFFF16 as the high-order address and the content of the address FFFE16 as the low-order address. The internal state of microcomputer at reset are shown in Figures 8.2.4 to 8.2.9. An example of the reset circuit is shown in Figure 8.13.1. The reset input voltage must be kept 0.9 V or less until the power source voltage surpasses 4.5 V. Fig.8.13.1 Example of Reset Circuit Fig.8.13.2 Reset Sequence #### 8.14 CLOCK GENERATING CIRCUIT This microcomputer has 2 built-in oscillation circuits. An oscillation circuit can be formed by connecting a resonator between XIN and XOUT (XCIN and XCOUT). Use the circuit constants in accordance with the resonator manufacturer's recommended values. No external resistor is needed between XIN and XOUT since a feed-back resistor exists on-chip. However, an external feed-back resistor is needed between XCIN and XCOUT. When using XCIN-XCOUT as sub-clock, clear bits 5 and 4 of the clock source control register to "0." To supply a clock signal externally, input it to the XIN (XCIN) pin and make the XOUT (XCOUT) pin open. When not using XCIN clock, connect the XCIN to Vss and make the XCOUT pin open. After reset has completed, the internal clock $\phi$ is half the frequency of XIN. Immediately after poweron, both the XIN and XCIN clock start oscillating. To set the internal clock $\phi$ to low-speed operation mode, set bit 7 of the CPU mode register (address 00FB16) to "1." # 8.14.1 OSCILLATION CONTROL (1) Stop Mode When the STP instruction is executed, the internal clock $\phi$ stops at HIGH. At the same time, timers 3 and 4 are connected by hardware and "FF16" is set in timer 3 and "0716" is set in timer 4. Select f(XIN)/16 or f(XCIN)/16 as the timer 3 count source (set both bit 0 of the timer mode register 2 and bit 6 at address 00C716 to "0" before the execution of the STP instruction). Moreover, set the timer 3 and timer 4 interrupt enable bits to disabled ("0") before execution of the STP instruction. The oscillator restarts when external interrupt is accepted. However, the internal clock $\phi$ keeps its HIGH level until timer 4 overflows, allowing time for oscillation stabilization when a ceramic resonator or a quartz-crystal oscillator is used. # (2) Wait Mode When the WIT instruction is executed, the internal clock $\phi$ stops in the HIGH level but the oscillator continues running. This wait state is released at reset or when an interrupt is accepted (Note). Since the oscillator does not stop, the next instruction can be executed at once. Note: In the wait mode, the following interrupts are invalid. - VSYNC interrupt - OSD interrupt - All timers interrupts using external clock from port pin input as count source - All timer interrupts using f(XIN)/2 or f(XCIN)/2 as count source - $\bullet$ All timer interrupts using f(XIN)/4096 or f(XCIN)/4096 as count source - f(XIN)/4096 interrupt - Multi-master I2C-BUS interface interrupt - Data slicer interrupt - A-D conversion interrupt - SPRITE OSD interrupt #### (3) Low-speed Mode If the internal clock is generated from the sub-clock (XCIN), a low power consumption operation can be realized by stopping only the main clock XIN. To stop the main clock, set bit 6 (CM6) of the CPU mode register (00FB16) to "1." When the main clock XIN is restarted, the program must allow enough time to for oscillation to stabilize. Note that in low-power-consumption mode the XCIN-XCOUT drivability can be reduced, allowing even lower power consumption. To reduce the XCIN-XCOUT drivability, clear bit 5 (CM5) of the CPU mode register (00FB16) to "0." At reset, this bit is set to "1" and strong drivability is selected to help the oscillation to start. When an STP instruction is executed, set this bit to "1" by software before executing. Fig.8.14.1 Ceramic Resonator Circuit Example Fig.8.14.2 External Clock Input Circuit Example Fig.8.14.3 Clock Generating Circuit Block Diagram Fig.8.14.4 State Transitions of System Clock #### 8.15. DISPLAY OSCILLATION CIRCUIT The OSD oscillation circuit has a built-in clock oscillation circuits, so that a clock for OSD can be obtained simply by connecting an LC, a ceramic resonator, or a quartz-crystal oscillator across the pins OSC1 and OSC2. Which of the sub-clock or the OSD oscillation circuit is selected by setting bits 5 and 4 of the clock control register (address 021616). Fig.8.15.1 Display Oscillation Circuit #### 8.16. AUTO-CLEAR CIRCUIT When a power source is supplied, the auto-clear function will operate by connecting the following circuit to the $\overline{\text{RESET}}$ pin. Fig.8.16.1 Auto-clear Circuit Example #### 8.17. ADDRESSING MODE The memory access is reinforced with 17 kinds of addressing modes. Refer to SERIES 740 <Software> User's Manual for details. ### 8.18. MACHINE INSTRUCTIONS There are 71 machine instructions. Refer to SERIES 740 <Software> User's Manual for details. #### 9. PROGRAMMING NOTES - The divide ratio of the timer is 1/(n+1). - Even though the BBC and BBS instructions are executed immediately after the interrupt request bits are modified (by the program), those instructions are only valid for the contents before the modification. At least one instruction cycle is needed (such as an NOP) between the modification of the interrupt request bits and the execution of the BBC and BBS instructions. - After the ADC and SBC instructions are executed (in the decimal mode), one instruction cycle (such as an NOP) is needed before the SEC, CLC, or CLD instruction is executed. - An NOP instruction is needed immediately after the execution of a PLP instruction. - In order to avoid noise and latch-up, connect a bypass capacitor (≈ 0.1µF) directly between the Vcc pin–Vss pin, AVcc pin–Vss pin, and the Vcc pin–CNVss pin, using a thick wire. ### 10. ABSOLUTE MAXIMUM RATINGS | Symbol | | Parametear | Conditions | Ratings | Unit | |-------------|--------------------|----------------------------------------------------------------------------------------------------|---------------------------------|----------------------|------| | Vcc, (AVcc) | Power source volta | age Vcc, (See note 1) | All voltages are | -0.3 to 6 | V | | Vı | Input voltage | CNVss | based on Vss. | -0.3 to 6 | V | | VI | Input voltage | P00-P07, P10-P17, P20-P27,<br>P30, P31, P40-P46, P64, P63,<br>P70-P72, XIN, HSYNC, VSYNC,<br>RESET | Output transistors are cut off. | -0.3 to Vcc + 0.3 | V | | Vo | Output voltage | P00-P07, P10-P17, P20-P27,<br>P30, P31, P52-P55, SOUT, SCLK,<br>XOUT, OSC2 | | -0.3 to Vcc + 0.3 | V | | Іон | Circuit current | P52–P55, P10, P03, P15–P17,<br>P20–P27, P30, P31 | | 0 to 1 (See note 2) | mA | | IOL1 | Circuit current | P52-P57, P10, P03, P15-P17, P20-P27, P65-P67, SOUT, SCLK | | 0 to 2 (See note 3) | mA | | IOL2 | Circuit current | P11–P14 | | 0 to 6 (See note 3) | mA | | IOL3 | Circuit current | P00-P02, P04-P07 | | 0 to 1 (See note 3) | mA | | IOL4 | Circuit current | P30, P31 | | 0 to 10 (See note 4) | mA | | Pd | Power dissipation | | Ta = 25 °C | 550 | mW | | Topr | Operating tempera | ature | | -10 to 70 | °C | | Tstg | Storage temperatu | ıre | | -40 to 125 | °C | # 11. RECOMMENDED OPERATING CONDITIONS (Ta = -10 °C to 70 °C, Vcc = 5 V ± 10 %, unless otherwise noted) | Course In a I | | Parameter | | | Limits | | | | |---------------|--------------------------------------|------------------|-----------------------------------------------------------------|--------|--------|---------|-------|--| | Symbol | ' | -arameter | | Min. | Typ. | Max. | Unit | | | Vcc, (AVcc) | Power source voltage (See note 1, | 5), During CPU | , OSD, data slicer operation | 4.5 | 5.0 | 5.5 | V | | | Vcc, (AVcc) | RAM hold voltage (when clock is sto | opped) | | 2.0 | | 5.5 | V | | | Vss | Power source voltage | | | 0 | 0 | 0 | V | | | VIH1 | HIGH input voltage | | 0-P17, P20-P27, P30, P31,<br>3, P64, P70-P72, HSYNC,<br>ET, XIN | 0.8Vcc | | Vcc | V | | | VIH2 | HIGH input voltage | SCL1, SCL2, | SDA1, SDA2 | 0.7Vcc | | Vcc | V | | | VIL1 | LOW input voltage | , | D-P17, P20-P27, P30, P31,<br>3, P64, P70-P72 | 0 | | 0.4 Vcc | V | | | VIL2 | LOW input voltage | SCL1, SCL2, | SDA1, SDA2 | 0 | | 0.3 Vcc | V | | | VIL3 | LOW input voltage (See note 7) | | OSC1, HSYNC, VSYNC,<br>IM2, TIM3, SCLK, SIN | 0 | | 0.2 Vcc | V | | | Іон | HIGH average output current (See r | , | e–P55, P10, P03, P15–P17,<br>b–P27, P30, P31 | | | 1 | mA | | | IOL1 | LOW average output current (See n | | –P55, P10, P03, P15–P17,<br>–P27, SOUT, SCLK | | | 2 | mA | | | IOL2 | LOW average output current (See n | ote 3) P11 | –P14 | | | 6 | mA | | | IOL3 | LOW average output current (See n | ote 3) P00 | )–P02, P04–P07 | | | 1 | mA | | | IOL4 | LOW average output current (See n | ote 4) P30 | ), P31 | | | 10 | mA | | | f(XIN) | Oscillation frequency (for CPU oper | ation) (See note | e 6) XIN | 7.9 | 8.0 | 8.1 | MHz | | | f(XCIN) | Oscillation frequency (for sub-clock | operation) | XCIN | 29 | 32 | 35 | kHz | | | fosc | Oscillation frequency (for OSD) | OSC1 | LC oscillating mode | 11.0 | | 27.0 | MHz | | | | | | Ceramic oscillating mode | 25.5 | 26.5 | 27.5 | IVITZ | | | RL | Load resistance | During R,G | ,B analog output | 20.0 | | | | | | fhs1 | Input frequency | TIM2, TIM3 | , INT1–INT3 | | | 100 | kHz | | | fhs2 | Input frequency | Sclk | | | | 1 | MHz | | | fhs3 | Input frequency | SCL1, SCL | 2 | | | 400 | kHz | | | fhs4 | Input frequency | Horizontal s | sync. signal of video signal | 15.262 | 15.734 | 16.206 | kHz | | | Vı | Input amplitude video signal | CVIN | <u> </u> | 1.5 | 2.0 | 2.5 | V | | 12. ELECTRIC CHARACTERISTICS (Vcc = 5 V ± 10 %, Vss = 0 V, f(XIN) = 8 MHz, Ta = -10 °C to 70 °C, unless otherwise noted) | Symbol | D | arameter | To | st conditions | | Limits | | Unit | Test | |-----------|-----------------------------------------------------------|--------------------------------------------------------------------------------------------|---------------------------------------------------------------|------------------------------------------------|------|--------|------|------|--------| | Symbol | Pa | arameter | le: | st conditions | Min. | Тур. | Max. | Unit | circui | | Icc | Power source current | System operation | VCC = 5.5 V,<br>f(XIN) = 8 MHz | CRT OFF<br>Data slicer OFF | | 15 | 30 | mA | | | | | | | CRT ON (digital output) Data slicer ON | | 30 | 50 | | | | | | | | CRT ON (analog output) Data slicer ON | | 50 | 70 | | | | | | | | KHz,<br>ata slicer OFF,<br>issipation mode set | | 60 | 200 | μА | 1 | | | | Wait mode | Vcc = 5.5 V, | f(XIN) = 8 MHz | | 2 | 4 | mA | | | | | | Vcc = 5.5 V,<br>f(Xcin) = 32k<br>Low-power d<br>(CM5 = "0", C | Hz,<br>ssipation mode set | | 25 | 100 | μА | | | | | Stop mode | VCC = 5.5 V, f(XCIN) = 0 | f(XIN) = 0 | | 1 | 10 | V | | | Vон | | P52–P55, P10, P03, P15–P17, P20–P27, P30, P31 | VCC = 4.5 V<br>IOH = -0.5 m | A | 2.4 | | | V | 2 | | Vol | . P | SOUT, SCLK, P00-P07, P10,<br>P15-P17, P20-P27,P32,<br>P47, P50-P57, P60-P62, P65-P67 | VCC = 4.5 V<br>IOL = 0.5 mA | | | | 0.4 | V | | | | LOW output voltage P | P30, P31 | VCC = 4.5 V<br>IOL = 10.0 m/ | A | | | 3.0 | | 2 | | | LOW output voltage P | P11–P14 | Vcc = 4.5 V | IOL = 3 mA | | | 0.4 | | | | | _ | | | IOL = 6 mA | | | 0.6 | | | | VT+ - VT- | l , in | RESET, HSYNC, VSYNC, INT1,INT2,<br>NT3, TIM2, TIM3, SIN, SCLK, SCL1,<br>ICL2, SDA1, SDA2 | VCC = 5.0 V | | | 0.5 | 1.3 | V | 3 | | lizh | . P. | ESET, P00-P07, P10-P17, P20-<br>127, P30, P31, P40-P46, P63, P64,<br>170-P72, HSYNC, VSYNC | VCC = 5.5 V<br>VI = 5.5 V | | | | 5 | μА | | | İZL | , P | RESET, P00–P07, P10–P17,<br>P20-P27, P30, P31, P40–P46, P63,<br>P64, P70–P72, HSYNC, VSYNC | VCC = 5.5 V<br>VI = 0 V | | | | 5 | mA | 4 | | RBS | I <sup>2</sup> C-BUS-BUS switch c<br>(between SCL1 and SC | | VCC = 4.5 V | | | | 130 | Ω | 5 | Notes 1: The total current that flows out of the IC must be 20 or less. - 2: The total input current to IC (IOL1 + IOL2 + IOL3) must be 20 mA or less. - 3: The total average input current for ports P30, P31 to IC must be 10 mA or less. - 4: Connect 0.1 μF or more capacitor externally between the power source pins Vcc–Vss (and AVcc–Vss) so as to reduce power source noise. Also connect 0.1 μF or more capacitor externally between the pins Vcc–CNVss. ( ) ···M37280EKSP - 5: Use a quartz-crystal oscillator or a ceramic resonator for the CPU oscillation circuit. When using the data slicer, use 8 MHz. - 6: P16, P41–P44 have the hysteresis when these pins are used as interrupt input pins or timer input pins. P11–P14 have the hysteresis when these pins are used as multi-master I<sup>2</sup>C-BUS interface ports. P17, P46 and P72 have the hysteresis when these pins are used as serial I/O pins. - 7: When using the sub-clock, set fCLK < fCPU/3. - 8: Pin names in each parameter is described as below. - (1) Dedicated pins: dedicated pin names. - (2) Duble-/triple-function ports - When the same limits: I/O port name. - When the limits of functins except ports are different from I/O port limits: function pin name. Fig.12.1 Test circuit # 13. ANALOG R, G, B OUTPUT CHARACTERISTICS (Vcc = 5 V $\pm$ 10 %, Vss = 0 V, f(XIN) = 8 MHz, Ta = -10 °C to 70 °C, unless otherwise noted) | Cymphol | Doromotor | Toot conditions | | Lloit | | | |---------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|------|------| | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | | Ro | Output resistance | Vcc = 4.5 V | | | 2 | kΩ | | VOE | Output deviation | Vcc = 5.5 V | | | ±0.5 | V | | Тѕт | Settling time | $\label{eq:VCC} \begin{array}{c} \text{VCC} = 4.5 \text{ V,} \\ \text{load capacity of 10 pF,} \\ \text{load resistor of 20 k}\Omega, \\ \text{70 \% DC level} \end{array}$ | | | 50 | ns | Fig.13.1 Analog R, G, B, Output Characteristics ### 14. A-D CONVERTER CHARACTERISTICS (VCC = 5 V $\pm$ 10 %, Vss = 0 V, f(XIN) = 8 MHz, Ta = -10 °C to 70 °C, unless otherwise noted) | Cymphal | Doromotor | Test conditions | | Limits | | Lloit | |---------|-------------------------------------------------|-----------------|-------|--------|------|-------| | Symbol | Parameter | rest conditions | Min. | Тур. | Max. | Unit | | _ | Resolution | | | | 8 | bits | | _ | Absolute accuracy (excludig guantization error) | Vcc = 5 V | | | ±2.5 | LSB | | TCONV | Conversion time | | 12.25 | | 12.5 | μs | | RLADDER | Ladder resistor | | | 25 | | kΩ | | VIA | Analog input voltage | | 0 | | VREF | V | # 15. MULTI-MASTER I<sup>2</sup>C-BUS BUS LINE CHARACTERISTICS | Cumbal | Doromotor | Standard | clock mode | High-speed | clock mode | Unit | |----------|------------------------------------------|----------|------------|------------|------------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Unit | | tBUF | Bus free time | 4.7 | | 1.3 | | μs | | tHD; STA | Hold time for START condition | 4.0 | | 0.6 | | μs | | tLOW | LOW period of SCL clock | 4.7 | | 1.3 | | μs | | tR | Rising time of both SCL and SDA signals | | 1000 | 20+0.1Cb | 300 | ns | | tHD; DAT | Data hold time | 0 | | 0 | 0.9 | μs | | tHIGH | HIGH period of SCL clock | 4.0 | | 0.6 | | μs | | tF | Falling time of both SCL and SDA signals | | 300 | 20+0.1Cb | 300 | ns | | tSU; DAT | Data set-up time | 250 | | 100 | | ns | | tsu; sta | Set-up time for repeated START condition | 4.7 | | 0.6 | | μs | | tsu; sto | Set-up time for STOP condition | 4.0 | | 0.6 | | μs | Note: Cb = total capacitance of 1 bus line Fig.15.1 Definition Diagram of Timing on Multi-master I<sup>2</sup>C-BUS #### 16. PROM PROGRAMMING METHOD The built-in PROM of the One Time PROM version (blank) and the built-in EPROM version can be read or programmed with a general-purpose PROM programmer using a special programming adapter. | Product | Name of Programming Adapter | |------------|-----------------------------| | M37281EKSP | PCA7400 | The PROM of the One Time PROM version (blank) is not tested or screened in the assembly process nor any following processes. To ensure proper operation after programming, the procedure shown in Figure 16.1 is recommended to verify programming. Fig. 16.1 Programming and Testing of One Time PROM Version ### 17. DATA REQUIRED FOR MASK ORDERS The following are necessary when ordering a mask ROM production: - Mask ROM Order Confirmation Form - Mark Specification Form - Data to be written to ROM, in EPROM form (52-pin DIP Type 27C101, three identical copies) or FDK #### 18. APPENDIX # **Pin Configuration (TOP VIEW)** # **Memory Map** # Memory Map of Special Function Register (SFR) | ■ SFR1 area (addresses C | | State immediately ofter react | |----------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------| | | | State immediately after reset> | | | `} Function bit | 0 : "0" immediately after reset | | | Name : 7 | 1 : "1" immediately after reset | | | : No function bit | ? : Indeterminate immediately | | | 0 : Fix to this bit to "0" | after reset | | | (do not write to "1") | | | | 1 : Fix to this bit to "1" | | | | (do not write to "0") | | | Deviates: | Dit allegation | Otata in a diatah aftan aa at | | Address Register | Bit allocation b0 | State immediately after reset b7 | | C0 <sub>16</sub> Port P0 (P0) | | ? | | C1 <sub>16</sub> Port P0 direction register (D0) | | 0016 | | C2 <sub>16</sub> Port P1 (P1) | | ? | | C3 <sub>16</sub> Port P1 direction register (D1) | | 0016 | | C4 <sub>16</sub> Port P2 (P2) | | ? | | C5 <sub>16</sub> Port P2 direction register (D2)<br>C6 <sub>16</sub> Port P3 (P3) | | 0016 | | C7 <sub>16</sub> Port P3 direction register (D3) | DOM 4TO OC | ? | | C8 <sub>16</sub> Port P4 (P4) | P6IMT3CS | 0016 | | C9 <sub>16</sub> Port P4 direction register (D4) | | 9016 | | CA <sub>16</sub> Port P5 (P5) | | ? | | CB <sub>16</sub> OSD port control register (PF) | 0 рит2рит1 В G R RGB 0 | 0016 | | CC16 Port P6 (P6) | [ | ? | | CD <sub>16</sub> Port P7 (P7) | | 0 0 0 0 0 ? ? ? | | CE <sub>16</sub> OSD control register 1 (OC 1) | 0C170C160C150C140C130C120C110C10 | 0016 | | CF <sub>16</sub> Horizontal position register (HP) | HP7 HP6 HP5 HP4 HP3 HP2 HP1 HP0 | 0016 | | D0 <sub>16</sub> Block control register 1 (BC <sub>1</sub> ) | BC <sub>1</sub> 6BC <sub>1</sub> 5BC <sub>1</sub> 4BC <sub>1</sub> 3BC <sub>1</sub> 2BC <sub>1</sub> 1BC <sub>1</sub> 0 | ? | | D1 <sub>16</sub> Block control register 2 (BC <sub>2</sub> ) | BC <sub>2</sub> 6BC <sub>2</sub> 5BC <sub>2</sub> 4BC <sub>2</sub> 3BC <sub>2</sub> 2BC <sub>2</sub> 1BC <sub>2</sub> 0 | ? | | D2 <sub>16</sub> Block control register 3 (BC <sub>3</sub> ) | BC <sub>3</sub> 6BC <sub>3</sub> 5BC <sub>3</sub> 4BC <sub>3</sub> 3BC <sub>3</sub> 2BC <sub>3</sub> 1BC <sub>3</sub> 0 | ? | | D3 <sub>16</sub> Block control register 4 (BC <sub>4</sub> ) | BC <sub>4</sub> 6BC <sub>4</sub> 5BC <sub>4</sub> 4BC <sub>4</sub> 3BC <sub>4</sub> 2BC <sub>4</sub> 1BC <sub>4</sub> 0 | ? | | D4 <sub>16</sub> Block control register 5 (BC <sub>5</sub> ) | BC <sub>5</sub> 6BC <sub>5</sub> 5 BC <sub>5</sub> 4BC <sub>5</sub> 3BC <sub>5</sub> 2 BC <sub>5</sub> 1 BC <sub>5</sub> 0 | ? | | D5 <sub>16</sub> Block control register 6 (BC <sub>6</sub> ) | BC <sub>6</sub> 6BC <sub>6</sub> 5BC <sub>6</sub> 4BC <sub>6</sub> 3BC <sub>6</sub> 2BC <sub>6</sub> 1BC <sub>6</sub> 0 | ? | | D616 Block control register 7 (BC <sub>7</sub> ) | BC <sub>7</sub> 6 BC <sub>7</sub> 5 BC <sub>7</sub> 4BC <sub>7</sub> 3BC <sub>7</sub> 2 BC <sub>7</sub> 1 BC <sub>7</sub> 0 | ? | | D7 <sub>16</sub> Block control register 8 (BC <sub>8</sub> ) D8 <sub>16</sub> Block control register 9 (BC <sub>o</sub> ) | BC <sub>8</sub> 6 BC <sub>8</sub> 5 BC <sub>8</sub> 4 BC <sub>8</sub> 3 BC <sub>8</sub> 2 BC <sub>8</sub> 1 BC <sub>8</sub> 0 | ? | | J ( 3) | BC <sub>9</sub> 6BC <sub>9</sub> 5 BC <sub>9</sub> 4BC <sub>9</sub> 3BC <sub>9</sub> 2 BC <sub>9</sub> 1 BC <sub>9</sub> 0 | ? | | D9 <sub>16</sub> Block control register 10 (BC <sub>10</sub> )<br>DA <sub>16</sub> Block control register 11 (BC <sub>11</sub> ) | BC <sub>10</sub> 6 BC <sub>10</sub> 5 BC <sub>10</sub> 4 BC <sub>10</sub> 3 BC <sub>10</sub> 2 BC <sub>10</sub> 1 BC <sub>10</sub> 0 | ? | | DB16 Block control register 12 (BC <sub>12</sub> ) | BC <sub>11</sub> 6 BC <sub>11</sub> 5 BC <sub>11</sub> 4 BC <sub>11</sub> 3 BC <sub>11</sub> 2 BC <sub>11</sub> 1 BC <sub>11</sub> 0<br>BC <sub>12</sub> 6 BC <sub>12</sub> 5 BC <sub>12</sub> 4 BC <sub>12</sub> 3 BC <sub>12</sub> 2 BC <sub>12</sub> 1 BC <sub>12</sub> 0 | ? | | DC16 Block control register 12 (BC <sub>12</sub> ) | BC <sub>13</sub> 6BC <sub>13</sub> 5 BC <sub>13</sub> BC <sub>13</sub> 3BC <sub>13</sub> 2BC <sub>13</sub> 1BC <sub>13</sub> 0<br>BC <sub>13</sub> 6BC <sub>13</sub> 5 BC <sub>13</sub> BC <sub>13</sub> 3BC <sub>13</sub> 2BC <sub>13</sub> 1BC <sub>13</sub> 0 | ? | | DD16 Block control register 13 (BC <sub>13</sub> )<br>DD16 Block control register 14 (BC <sub>14</sub> ) | BC <sub>13</sub> 0BC <sub>13</sub> 0 BC <sub>13</sub> BC <sub>13</sub> 3BC <sub>13</sub> 2BC <sub>13</sub> 1 BC <sub>13</sub> 0<br>BC <sub>14</sub> 6 BC <sub>14</sub> 5 BC <sub>14</sub> 4 BC <sub>14</sub> 3 BC <sub>14</sub> 2 BC <sub>14</sub> 1 BC <sub>14</sub> 0 | | | DE16 Block control register 15 (BC <sub>15</sub> ) | BC <sub>15</sub> 6 BC <sub>15</sub> 5 BC <sub>15</sub> 4 BC <sub>15</sub> 3 BC <sub>15</sub> 2 BC <sub>15</sub> 1 BC <sub>15</sub> 0 | ? | | = = . | | | #### ■ SFR1 area (addresses E0<sub>16</sub> to FF<sub>16</sub>) <Bit allocation> <State immediately after reset> 0 : "0" immediately after reset Function bit 1 : "1" immediately after reset : No function bit : Indeterminate immediately after reset : Fix to this bit to "0" (do not write to "1") : Fix to this bit to "1" (do not write to "0") Address Register Bit allocation State immediately after reset b7 b0 b7 b0 DSC12 DSC11 DSC10 E0<sub>16</sub> Data slicer control register 1 (DSC1) 0 0 0 0 0 0016 E1<sub>16</sub> Data slicer control register 2 (DSC2) 0 | ? DSC25 DSC24 DSC2 DSC20 0 0 0 0 Caption data register 1 (CD1) E216 CDL17CDL16CDL15CDL14 CDL13CDL12CDL11CDL10 0016 E316 Caption data register 2 (CD2) DH17CDH16CDH15CDH14 CDH13CDH12CDH11CDH10 0016 CDL27CDL26CDL25CDL24CDL23CDL22CDL21CDL20 E4<sub>16</sub> Caption data register 3 (CD3) 0016 E5<sub>16</sub> Caption data register 4 (CD4) CDH27CDH26CDH25CDH24CDH23CDH22CDH21CDH20 0016 CPS7 CPS6 CPS5 CPS4 CPS3 CPS2 CPS1 CPS0 Caption Position register (CPS) 0 0 0 0 0016 0016 E7<sub>16</sub> Data slicer test register 2 0016 E8<sub>16</sub> Data slicer test register 1 0016 0 ? | ? HC5 | HC4 | HC3 | HC2 | HC1 | HC0 ? E916 Sync signal counter register (HC) 0016 CRD7CRD6CRD5CRD4CRD3 EA<sub>16</sub> Clock run-in detect register (CRD) DPS7 DPS6 DPS5 DPS4 DPS3 EB<sub>16</sub> Data clock position register (DPS) 0 0 1 0916 EC<sub>16</sub> ? BK7 BK6 0 0 BK3 BK2 BK1 BK0 0016 ED<sub>16</sub> Bank control register (BK) ? EE<sub>16</sub> A-D conversion register (AD) ADVREFADSTR ADIN2ADIN1 ADIN0 ? 0 | 1 0 EF<sub>16</sub> A-D control register (ADCON) F0<sub>16</sub> Timer 1 (T1) FF16 0716 F1<sub>16</sub> Timer 2 (T2) FF<sub>16</sub> F2<sub>16</sub> Timer 3 (T3) 0716 F3<sub>16</sub> Timer 4 (T4) F4<sub>16</sub> Timer mode register 1 (TM1) TM17 TM16 TM15 TM14 TM13 TM12 TM11 TM10 0016 F5<sub>16</sub> Timer mode register 2 (TM2) TM27|TM26|TM25|TM24|TM23|TM22|TM21|TM20 0016 D7 D6 D5 D3 D2 D1 D0 ? F6<sub>16</sub> I<sup>2</sup>C data shift register (S0) SADE ISAD5ISAD4 SAD? SAD2 SAD1 SADORRW 0016 F7<sub>16</sub> I<sup>2</sup>C address register (S0D) F8<sub>16</sub> I<sup>2</sup>C status register (S1) MST TRX ВВ PIN AL AAS AD0 LRB 1 | 0 0 | 0 | 0 0 0 1 10BIT ESO BC2 BC1 BC0 F9<sub>16</sub> I<sup>2</sup>C control register (S1D) SEL1 BSEL0 ALS 0016 ACK CCR4 CCR2 CCR. 0016 FA<sub>16</sub> I<sup>2</sup>C clock control register (S2) CCR CCR BIT 1 1 CM2 0 3C<sub>16</sub> CM7 **І**СМ5 0 FB<sub>16</sub> CPU mode register (CM) Ісм6 FC<sub>16</sub> Interrupt request register 1 (IREQ1) ADR /SCR OSDR TM4R TM3R TM2R TM1R 0016 FD<sub>16</sub> Interrupt request register 2 (IREQ2) 0 TM56R LICR IN2R CKR SIOR DSR IN1R 0016 FE<sub>16</sub> Interrupt control register 1 (ICON1) ADE VSCEOSDE TM4E TM3E TM2E TM1E 0016 FF<sub>16</sub> Interrupt control register 2 (ICON2) TM56S TM56E IICE IN2E CKE SIOE DSE IN1E 0016 | ■ SFR2 area (addresses 200 <sub>16</sub> to | 21F <sub>16</sub> ) | | |------------------------------------------------------------------------------------------------|-------------------------------------------------------|--------------------------------------------------| | | <bit allocation=""></bit> | <state after="" immediately="" reset=""></state> | | | : Function bit | 0 : "0" immediately after reset | | | Name : | 1 : "1" immediately after reset | | | | 1 . I illinediately after reset | | | : No function bit | ? : Indeterminate immediately | | | 0 : Fix to this bit to "0" | after reset | | | (do not write to "1") | | | | 1: Fix to this bit to "1" | | | | (do not write to "0") | | | Address Register | D' II ' | Ctata imma diatah aftan saat | | Address Register | Bit allocation b0 | State immediately after reset b0 | | 200 <sub>16</sub> PWM0 register (PWM0) | | ? | | 201 <sub>16</sub> PWM1 register (PWM1) | | ? | | 202 <sub>16</sub> PWM2 register (PWM2) | | ? | | 203 <sub>16</sub> PWM3 register (PWM3) | | ? | | 204 <sub>16</sub> PWM4 register (PWM4) | | ? | | 205 <sub>16</sub> PWM5 register (PWM5) | | ? | | 205 <sub>16</sub> PWM6 register (PWM6) | | ? | | 207 <sub>16</sub> PWM7 register (PWM7) | | ? | | 20816 | | ? | | 20916 | | ? | | 20A16 PWM mode register 1 (PN) | PN4 PN3 PN0 | 0016 | | 20B <sub>16</sub> PWM mode register 2 (PW) | 0 PW6 PW5 PW4 PW3 PW2 PW1 PW0 | 0016 | | 20C <sub>16</sub> ROM correction address 1 (high-order) | | 0016 | | 20D <sub>16</sub> ROM correction address 1 (low-order) | | 0016 | | 20E <sub>16</sub> ROM correction address 2 (high-order) | | 0016 | | 20F16 ROM correction address 2 (low-order) | 0 0 0 000 | 0016 | | 210 <sub>16</sub> ROM correction enable register (RCR) | 0016 RCR1 RCR0 | 0016<br>0016 | | 211 <sub>16</sub> Test register 212 <sub>16</sub> Interrupt input polarity register (IP) | | 0016 | | | ADJINT3 POL3 POL2 POL1 SM6 SM5 SM4 SM3 SM2 SM1 SM0 | 0016 | | 213 <sub>16</sub> Serial I/O mode register (SM)<br>214 <sub>16</sub> Serial I/O register (SIO) | 51/10 51/15 51/14 51/13 51/12 51/11 51/10 | ? | | 215 <sub>16</sub> OSD control register 2(OC2) | OC27 OC26 OC25 OC24 OC23 OC12 OC21 OC20 | 0016 | | 21616 Clock control register (CS) | 0 0 0 0 CS2 CS1 CS0 | 0016 | | 21716 Clock control register (CS) 21716 I/O polarity control register (PC) | PC7 PC6 PC5 PC4 PC2 PC1 PC0 | 8016 | | 21816 Raster color register (RC) | RC7 RC6 RC5 RC4 RC3 RC2 RC1 RC0 | 0016 | | 21916 OSD control register 3(OC3) | OC37 OC36 OC35 OC34 OC33 OC32 OC31 OC30 | 0016 | | 21A <sub>16</sub> Timer 5 (TM5) | 334 334 334 334 335 | FF16 | | 21B <sub>16</sub> Timer 6 (TM6) | | 0716 | | 21C <sub>16</sub> Top border control register 1 (TB1) | TB17 TB16 TB15 TB14 TB13 TB12 TB11 TB10 | ? | | 21D <sub>16</sub> Bottom border control register 1 (BB1) | BB17 BB16 BB15 BB14 BB13 BB12 BB11 BB10 | ? | | 21E <sub>16</sub> Top border control register 2 (TB2) | TB21 TB20 | ? | | 21F <sub>16</sub> Bottom border control register 2 (BB2) | BB21 BB20 | ? | | (0 | 1,550 | | | | area (addresses 22010 | | alloc | , | n> | | | | | <state after="" immediately="" reset=""></state> | |---------------------|------------------------------------------------------------------------------------------------------------------------------|--------------------|----------------------|--------------------|--------------------|--------------------|--------------------|---------------------|---------------------|--------------------------------------------------| | | | | | | on b | .i+ | | | | 0 : "0" immediately after reset | | | | Name | : ۲ | uncu | OII L | 11 | | | | 1 : "1" immediately after reset | | | | | : No f | unct | ion b | it | | | | ? : Indeterminate immediately | | | | 0 | : Fix<br>(do | | nis b<br>writ | | | | | after reset | | | | 1 | : Fix<br>(do | | nis b<br>writ | | | | | | | Address | Register | b7 | Bi | t allo | ocat | ion | | | b0 | State immediately after reset by | | 220 <sub>16</sub> V | ertical position register 1 <sub>1</sub> (VP1 <sub>1</sub> ) | VP1 <sub>1</sub> 7 | VP1 <sub>1</sub> 6 | VP1 <sub>1</sub> 5 | VP1 <sub>1</sub> 4 | VP1 <sub>1</sub> 3 | VP1 <sub>1</sub> 2 | VP1 <sub>1</sub> 1 | VP1 <sub>1</sub> 0 | ? | | | ertical position register 1 <sub>2</sub> (VP1 <sub>2</sub> ) | | VP1 <sub>2</sub> 6 | _ | - | | | | $\overline{}$ | ? | | 222 <sub>16</sub> V | ertical position register 1 <sub>3</sub> (VP1 <sub>3</sub> ) | | VP1 <sub>3</sub> 6 | | $\overline{}$ | | | | - | ? | | 223 <sub>16</sub> V | ertical position register 1 <sub>4</sub> (VP1 <sub>4</sub> ) | | VP1 <sub>4</sub> 6 | _ | | | | | | ? | | 224 <sub>16</sub> V | ertical position register 1 <sub>5</sub> (VP1 <sub>5</sub> ) | | VP1 <sub>5</sub> 6 | | - | | | | - | ? | | | ertical position register 1 <sub>6</sub> (VP1 <sub>6</sub> ) | | VP1 <sub>6</sub> 6 | | - | | | | _ | ? | | | ertical position register 1 <sub>7</sub> (VP1 <sub>7</sub> ) | | VP1 <sub>7</sub> 6 | - | _ | | | | - | ? | | | ertical position register 1 <sub>8</sub> (VP1 <sub>8</sub> ) | | VP1 <sub>8</sub> 6 | _ | - | | | | $\overline{}$ | ? | | | ertical position register 1 <sub>9</sub> (VP1 <sub>9</sub> ) | | VP1 <sub>9</sub> 6 | _ | | | | | - | ? | | | ertical position register 1 <sub>10</sub> (VP1 <sub>10</sub> | | VP1 <sub>10</sub> 6 | _ | | | | | | ? | | | ertical position register 1 <sub>11</sub> (VP1 <sub>11</sub> | | VP1 <sub>11</sub> 6 | | | | | | | ? | | | ertical position register 1 <sub>12</sub> (VP1 <sub>12</sub> | | VP1 <sub>12</sub> 6\ | | | | | | _ | ? | | | ertical position register 1 <sub>13</sub> (VP1 <sub>13</sub> | | VP1 <sub>13</sub> 6\ | | | | | | | ? | | | ertical position register 1 <sub>13</sub> (VP1 <sub>13</sub> ertical position register 1 <sub>14</sub> (VP1 <sub>14</sub> | ′ | VP1 <sub>14</sub> 6 | | $\overline{}$ | | | | | ? | | | | ` — | VP1 <sub>15</sub> 6 | _ | | | | | - | ? | | | ertical position register 1 <sub>15</sub> (VP1 <sub>15</sub><br>ertical position register 1 <sub>16</sub> (VP1 <sub>16</sub> | ′ <del></del> | VP1 <sub>16</sub> 6 | | | | | | _ | ? | | | | ) 1167 | VI 1160 | vi 1160 | VI 116* | VI 1160 | VI 1162 | VP2 <sub>1</sub> 1 | VP2 <sub>1</sub> 0 | ? | | | ertical position register 2 <sub>1</sub> (VP2 <sub>1</sub> ) | | | | | | | VP2 <sub>2</sub> 1 | VP2 <sub>2</sub> 0 | ? | | | ertical position register 2 <sub>2</sub> (VP2 <sub>2</sub> ) | | | | | | | VP2 <sub>3</sub> 1 | VP2 <sub>3</sub> 0 | | | | ertical position register 2 <sub>3</sub> (VP2 <sub>3</sub> ) | | | | | | | | | ? | | | ertical position register 2 <sub>4</sub> (VP2 <sub>4</sub> ) | | | | | | | | VP2 <sub>4</sub> 0 | | | | ertical position register 2 <sub>5</sub> (VP2 <sub>5</sub> ) | | | | | | | VP2 <sub>5</sub> 1 | VP2 <sub>5</sub> 0 | ? | | | ertical position register 2 <sub>6</sub> (VP2 <sub>6</sub> ) | | | | | | | VP2 <sub>6</sub> 1 | VP2 <sub>6</sub> 0 | ? | | | ertical position register 2 <sub>7</sub> (VP2 <sub>7</sub> ) | | | | | | | VP2 <sub>7</sub> 1 | VP2 <sub>7</sub> 0 | ? | | | ertical position register 2 <sub>8</sub> (VP2 <sub>8</sub> ) | | | | | | | VP2 <sub>8</sub> 1 | VP2 <sub>8</sub> 0 | ? | | | ertical position register 2 <sub>9</sub> (VP2 <sub>9</sub> ) | | | | | | | VP2 <sub>9</sub> 1 | VP2 <sub>9</sub> 0 | ? | | | ertical position register 2 <sub>10</sub> (VP2 <sub>10</sub> | | | | | | | <u> </u> | VP2 <sub>10</sub> 0 | ? | | | ertical position register 2 <sub>11</sub> (VP2 <sub>11</sub> | | | | | | | _ | VP2 <sub>11</sub> 0 | ? | | 23B <sub>16</sub> V | ertical position register 2 <sub>12</sub> (VP2 <sub>12</sub> | ) | | | | | | VP2 <sub>12</sub> 1 | VP2 <sub>12</sub> 0 | ? | | 23C <sub>16</sub> V | ertical position register 2 <sub>13</sub> (VP2 <sub>13</sub> | ) | | | | | | VP2 <sub>13</sub> 1 | VP2 <sub>13</sub> 0 | ? | | 23D <sub>16</sub> V | ertical position register 2 <sub>14</sub> (VP2 <sub>14</sub> | ) | | | | | | VP2 <sub>14</sub> 1 | VP2 <sub>14</sub> 0 | ? | | | ertical position register 2 <sub>15</sub> (VP2 <sub>15</sub> | | | | | | | VP2 <sub>15</sub> 1 | VP2 <sub>15</sub> 0 | ? | | | ertical position register 2 <sub>16</sub> (VP2 <sub>16</sub> | | | | | | | VP2 <sub>16</sub> 1 | VP2 <sub>16</sub> 0 | ? | | | area (addresses 2401هـ<br>ح | it allo | | • | | | | | ∠St | ate immediat | elv after | reset~ | | |------------|--------------------------------------------------------------------------|--------------|-------------------|-------------------|--------------------|-------------------|-------------------|-------------------|-------------------|--------------|------------|----------|----------| | | | | canc | /11/ | | | | | | • | - | | | | | | ] | unct | ion b | oit | | | | 0 | : "0" immedi | ately att | er reset | | | | Name | : 7 | | | | | | | 1 | : "1" immedi | ately afte | er reset | | | | | : No | func | tion b | oit | | | | ? | : Indetermin | ata imm | adiatal\ | , | | | | -<br>] : Fix | | hia h | it to | "O" | | | | after reset | | culately | , | | | 0 | | | | e to | | | | | | | | | | | 1 | <b>-</b> ` | | | oit to | • | | | | | | | | | | | | | | e to | | | | | | | | | | A . I . I | Register | (5. | | | | | | | | State immed | iately aft | or roco | ŀ | | Address | rregister | h7 | | oil a | lloca | lion | | | hO | | iately all | .61 1636 | | | 24016 | | b7 | | | | | | | b0 | b7 | ? | | b | | 24116 Cold | or pallet register 1 (CR1) | | CR <sub>1</sub> 6 | CR <sub>1</sub> 5 | CR <sub>1</sub> 4 | CR <sub>1</sub> 3 | CR₁2 | CR <sub>1</sub> 1 | CR <sub>1</sub> 0 | | ? | | | | | or pallet register 2 (CR2) | | _ | | CR <sub>2</sub> 4 | | | $\overline{}$ | | | ? | | | | 24316 Cold | or pallet register 3 (CR3) | | | - | CR <sub>3</sub> 4 | | | | | | ? | | | | 24416 Cold | or pallet register 4 (CR4) | | CR <sub>4</sub> 6 | CR <sub>4</sub> 5 | CR <sub>4</sub> 4 | CR <sub>4</sub> 3 | CR <sub>4</sub> 2 | CR <sub>4</sub> 1 | CR <sub>4</sub> 0 | | ? | | | | 24516 Cold | or pallet register 5 (CR5) | | CR <sub>5</sub> 6 | CR <sub>5</sub> 5 | CR <sub>5</sub> 4 | CR <sub>5</sub> 3 | CR <sub>5</sub> 2 | CR <sub>5</sub> 1 | CR <sub>5</sub> 0 | | ? | | | | 24616 Cold | or pallet register 6 (CR6) | | CR <sub>6</sub> 6 | CR <sub>6</sub> 5 | CR <sub>6</sub> 4 | CR <sub>6</sub> 3 | CR <sub>6</sub> 2 | CR <sub>6</sub> 1 | CR <sub>6</sub> 0 | | ? | | | | 24716 Cold | or pallet register 7 (CR7) | | CR <sub>7</sub> 6 | CR <sub>7</sub> 5 | CR <sub>7</sub> 4 | CR <sub>7</sub> 3 | CR <sub>7</sub> 2 | CR <sub>7</sub> 1 | CR <sub>7</sub> 0 | | ? | | | | 24816 | | | | | | | | | | | ? | | | | | or pallet register 9 (CR9) | | | | CR <sub>9</sub> 4 | | | | | | ? | | | | | or pallet register10 (CR10) | | | | CR <sub>10</sub> 4 | | | | | | ? | | | | | or pallet register 11 (CR11) | | _ | | CR <sub>11</sub> 4 | | | _ | - | | ? | | | | | or pallet register 12 (CR12) | | | | CR <sub>12</sub> 4 | | | _ | - | | ? | | | | | or pallet register 13 (CR13) | | | | CR <sub>13</sub> 4 | | | | | | ? | | | | | or pallet register 14 (CR14) | | _ | | CR <sub>14</sub> 4 | _ | _ | _ | | | ? | | | | | or pallet register 15 (CR15) | | | | CR <sub>15</sub> 4 | | | | - | | ? | | | | | border control register 1 (LB1) | LB17 | LB16 | LB15 | LB14 | LB13 | - | LB11<br>LB21 | - | | 0116 | | | | | border control register 2 (LB2) | DD47 | DD40 | DD45 | DD4.4 | DD40 | _ | _ | - | | 0016 | | | | | nt border control register 1 (RB1)<br>nt border control register 2 (RB2) | | RB16 | RB15 | RB14 | RB13 | i – | RB21 | | | FF16 | | | | | TE vertical position register 1 (VS1) | | VS16 | V915 | VS14 | V/Q12 | _ | | $\vdash$ | | 0716<br>? | | | | | TE vertical position register 2 (VS2) | V317 | V 3 10 | V313 | V314 | V 3 1 3 | V 3 1 2 | | VS20 | | 0016 | | | | | TE horizontal position register 1 (HS1) | HS17 | HS16 | HS15 | HS14 | HS13 | HS12 | $\vdash$ | - | | ? | | | | | TE horizontal position register 2 (HS2) | | 11010 | /11013 | 11014 | 11013 | | HS21 | | 0 0 0 | 0 0 | ? ? | ? | | | RITE OSD control register (SC) | | | SC5 | SC4 | SC3 | SC2 | | SC0 | 0 1 0 1 0 | 0016 | | <u> </u> | # Internal State of Processor Status Register and Program Counter at Reset #### Structure of Register The figure of each register structure describes its functions, contents at reset, and attributes as follows: # Addresses 00C116, 00C316, 00C516 | Port Pi Direction Re | | <u>51</u> | | | | |------------------------|-----|-----------------------------------|-----------------------------------------------------------------------------|--------------|-----| | 57 56 53 54 53 52 51 6 | | ort Pi direction register (Di) (i | =0,1,2) [Addresses 00C1 16, 00C | 316, 00C516] | | | | В | Name | Functions | After reset | R W | | | 0 | Port Pi direction register | 0 : Port Pio input mode<br>1 : Port Pio output mode | 0 | RW | | | - 1 | | 0 : Port Pi1 input mode<br>1 : Port Pi1 output mode | 0 | RW | | | 2 | _ | 0 : Port Pi2 input mode<br>1 : Port Pi2 output mode | 0 | R W | | | 3 | | 0 : Port Pi3 input mode<br>1 : Port Pi3 output mode | 0 | R W | | | 4 | _ | 0 : Port Pi4 input mode<br>1 : Port Pi4 output mode | 0 | RW | | | 5 | - | 0 : Port Pis input mode<br>1 : Port Pis output mode | 0 | RW | | | - 6 | | 0 : Port Pi <sub>6</sub> input mode<br>1 : Port Pi <sub>6</sub> output mode | 0 | R W | | i<br>! | 7 | 1 | 0 : Port Pi7 input mode 1 : Port Pi7 output mode | 0 | R W | # Address 00C7<sub>16</sub> # Address 00C9<sub>16</sub> # Address 00CB<sub>16</sub> # Address 00CE<sub>16</sub> #### OSD Control Register 1 OSD control register 1 (OC1) [Address 00CE<sub>16</sub>] After reset В **Functions** R:W Name 0 : All-blocks display off OSD control bit R¦W (OC10) (See note 1) 1 : All-blocks display on 0 : Normal scan mode Scan mode selection 0 R¦W bit (OC11) 1 : Bi-scan mode 0: All bordered Border type selection 0 RIW bit (OC12) 1: Shadow bordered (See note 2) 0 : Color signal of character background R:W 0 Flash mode selection 3 part does not flash bit (OC13) 1 : Color signal of character background part flashes Automatic solid space 0 : OFF 0 RİW control bit (OC14) 1: ON Vertical window/blank 0 : OFF 0 RİW control bit (OC15) 1: ON Layer mixing control RiW 0 0: Logic sum (OR) of layer 1's bits (OC16, OC17) color and layer 2's color (See note 3) 0 1: Layer 1's color has priority 1 0: Layer 2's color has priority 1 1: Do not set. $\textbf{Notes 1}: Even \ this \ bit \ is \ switched \ during \ display, \ the \ display \ screen$ remains unchanged until a rising (falling) of the next VSYNC. 2: Shadow border is output at right and bottom side of the font. 3: OUT2 is always ORed, regardless of values of these bits. # Address 00CF<sub>16</sub> # Addresses 00D016 to 00DF16 | | | В | Block control register i (BCi) (i=1 to 16) [Addresses 00D016 to 00DF16] | | | | | | | | | |---|--|-------|--------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|----|------------------|------------------|------------------|------------------------------------------------------|---------------|-----| | | | В | Name | Functions | | | | | After reset | R W | | | | | 0, 1 | Display mode<br>selection bits<br>(BCi0, BCi1) | b1 b0<br>0 0: Display OFF<br>0 1: OSD mode<br>1 0: CC mode<br>1 1: CDOSD mode | | | | | Indeterminate | R W | | | | | 2 | Border control bit (BCi2) | 0 : Border OFF<br>1 : Border ON | | | | | Indeterminate | RW | | | | | 3, 4 | Dot size selection bits | b6 | b5 | b4 | b3 | Pre-divide ratio | Dot size | Indeterminate | R W | | | | | (BCi3, BCi4) 6 Pre-divide ratio selection bit (BCi5, BCi6) | 0 | 0 | 0<br>0<br>1<br>1 | 0<br>1<br>0<br>1 | <b>X</b> 1 | 1Tc X 1/2H<br>1Tc X 1H<br>2Tc X 2H<br>3Tc X 3H | Indeterminate | R W | | | | | | 0 | 1 | 0 1 1 | 1<br>0<br>1 | <b>X</b> 2 | 1Tc X 1/2H<br>1Tc X 1H<br>2Tc X 2H<br>3Tc X 3H | | | | i | | 15, 6 | | 1 | 1 | 0 | 0 | | 1.5Tc X 1/2H (See note 3)<br>1.5Tc X 1H (See note 3) | | | | | | | | 1 | 1 | 0<br>0<br>1<br>1 | 0<br>1<br>0<br>1 | <b>X</b> 3 | 1Tc X 1/2H<br>1Tc X 1H<br>2Tc X 2H<br>3Tc X 3H | | | | | | | Nothing is assigned. This bit is a write disable bit. When this bit is read out, the value is indeterminate. | | | | | | | Indeterminate | R — | # Address 00E0<sub>16</sub> # Address 00E1<sub>16</sub> ### Address 00E6<sub>16</sub> | b7 b | o6 b5 b4 | 1 b3 b2 | b1 b0 | | | | | | |------|----------|---------|-------|--------------|--------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|---------------|-----| | | | | | Ca | aption Position Register (CPS | S) [Address 00E6 <sub>16</sub> ] | | | | į | | | | В | Name | Functions | After reset | R W | | <br> | - | | | 0<br>to<br>4 | Caption position bits(CPS0 to CPS4) | | 0 | R W | | | | | | . 5 | Caption data latch<br>completion flag 2<br>(CPS5) | O: Data is not latched yet and a clock-run-in is not determined. 1: Data is latched and a clock-run-in is determined. | Indeterminate | R — | | | <u> </u> | | | 6, 7 | Slice line mode<br>specification bits<br>(in 1 field) (CPS6, CPS7) | Refer to the corresponding Table (Table 8.10.1). | 0 | R W | # Address 00E9<sub>16</sub> ## Address 00EA<sub>16</sub> #### Address 00EB<sub>16</sub> ### Address 00ED<sub>16</sub> ## Address 00EF<sub>16</sub> | b7 b6 b5 b4 b3 b2 b1 b0 | <u>er</u><br>A- | D control register (ADCON | ) [Address 00EF16] | | | |-------------------------|-----------------|----------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|---------------|-----| | | В | Name | Functions | After reset | R W | | | 0<br>to<br>2 | Analog input pin selection<br>bits<br>(ADIN0 to ADIN2) | b2 b1 b0<br>0 0 0:AD1<br>0 0 1:AD2<br>0 1 0:AD3<br>0 1 1:AD4<br>1 0 0:AD5<br>1 0 1:AD6<br>1 1 0:AD7<br>1 1 1:AD8 | 0 | R W | | | 3 | A-D conversion completion bit (ADSTR) | Conversion in progress Convertion completed | 1 | R W | | | 4 | Vcc connection selection bit (ADVREF) | 0: OFF<br>1: ON | 0 | R W | | | 5 | Fix this bit to "0." | | 0 | R W | | | 6 | Nothing is assigned. This bit i When this bit is read out, the | | Indeterminate | R — | | | 7 | Fix this bit to "0." | | 0 | R W | ## Address 00F4<sub>16</sub> | imer Mode Register 1 | ! | | | | | | |----------------------|----|---------------------------------------------|--------------------------------------------------------------------------------|-------------|----------------|---| | b7b6 b5b4b3 b2b1b0 | | | | | | | | | Ti | mer mode register 1 (TM | 11) [Address 00F4 <sub>16</sub> ] | | | | | | В | Name | Functions | After reset | l <sub>R</sub> | W | | | 0 | Timer 1 count source selection bit 1 (TM10) | 0: f(XIN)/16 or f(XCIN)/16 (See note) 1: Count source selected by bit 5 of TM1 | 0 | ⊢ | W | | | 1 | Timer 2 count source selection bit 1 (TM11) | 0: Count source selected by bit 4 of TM1<br>1: External clock from TIM2 pin | 0 | R | W | | | 2 | Timer 1 count stop bit (TM12) | 0: Count start<br>1: Count stop | 0 | R | W | | | 3 | Timer 2 count stop bit (TM13) | 0: Count start<br>1: Count stop | 0 | R | W | | | 4 | Timer 2 count source selection bit 2 (TM14) | 0: f(XIN)/16 or f(XCIN)/16 (See note) 1: Timer 1 overflow | 0 | R | W | | İ | 5 | Timer 1 count source selection bit 2 (TM15) | 0: f(XIN)/4096 or f(XCIN)/4096 (See note) 1: External clock from TIM2 pin | 0 | R | W | | | 6 | Timer 5 count source selection bit 2 (TM16) | 0: Timer 2 overflow<br>1: Timer 4 overflow | 0 | R | W | | <u> </u> | 7 | Timer 6 count source selection bit (TM17) | 0: f(XIN)/16 or f(XCIN)/16 (See note) 1: Timer 5 overflow | 0 | R | W | ### Address 00F5<sub>16</sub> ### Address 00F6<sub>16</sub> ## Address 00F7<sub>16</sub> ### Address 00F8<sub>16</sub> #### Address 00F9<sub>16</sub> #### Address 00FA<sub>16</sub> #### Address 00FB<sub>16</sub> #### Address 00FC<sub>16</sub> #### Interrupt Request Register 1 b7b6b5b4b3b2b1b0 Interrupt request register 1 (IREQ1) [Address 00FC16] After reset R W Name **Functions** Timer 1 interrupt request bit (TM1R) 0: No interrupt request issued 0 R :\* 1 : Interrupt request issued 0 : No interrupt request issued Timer 2 interrupt R :\* request bit (TM2R) 1: Interrupt request issued Timer 3 interrupt 0: No interrupt request issued R :\* request bit (TM3R) 1 : Interrupt request issued Timer 4 interrupt 0: No interrupt request issued R :\* 3 request bit (TM4R) 1: Interrupt request issued R ˈ**\*** 0 OSD interrupt request 0: No interrupt request issued bit (OSDR) 1: Interrupt request issued 0: No interrupt request issued 0 R :\* VSYNC interrupt request bit (VSCR) 1 : Interrupt request issued A-D conversion • INT3 R :\* 0: No interrupt request issued external interrupt request 1: Interrupt request issued bit (ADR) Nothing is assigned. This bit is a write disable bit. R:-0 When this bit is read out, the value is "0." \*: "0" can be set by software, but "1" cannot be set. #### Address 00FD<sub>16</sub> #### Address 00FE<sub>16</sub> | Interrupt Control Regis | ter | <u>1</u> | | | | |-------------------------|-----|-------------------------------------|------------------------|-------------|-----| | b7b6 b5b4b3 b2b1b0 | | | | | | | | In | terrupt control register 1 (ICON1) | [Address 00FE16] | | | | | | | | | | | | В | Name | Functions | After reset | R W | | | 0 | Timer 1 interrupt | 0 : Interrupt disabled | 0 | R W | | | | enable bit (TM1E) | 1 : Interrupt enabled | | ! | | | 1 | Timer 2 interrupt | 0 : Interrupt disabled | 0 | R W | | | | enable bit (TM2E) | 1 : Interrupt enabled | | | | | 2 | Timer 3 interrupt | 0 : Interrupt disabled | 0 | R W | | | | enable bit (TM3E) | 1 : Interrupt enabled | | | | | 3 | Timer 4 interrupt | 0 : Interrupt disabled | 0 | R W | | | | enable bit (TM4E) | 1 : Interrupt enabled | | 1 | | ' | 4 | OSD interrupt enable bit | 0 : Interrupt disabled | 0 | R W | | | | (OSDE) | 1 : Interrupt enabled | | | | | 5 | VSYNC interrupt enable | 0 : Interrupt disabled | 0 | R W | | | | bit (VSCE) | 1 : Interrupt enabled | | | | | 6 | A-D conversion • INT3 external | 0 : Interrupt disabled | 0 | R W | | | | interrupt enable bit (ADE) | 1 : Interrupt enabled | | | | | 7 | Nothing is assigned. This bit is a | a write disable | 0 | R — | | | | bit. When this bit is read out, the | | | 1 | #### Address 00FF<sub>16</sub> #### Address 020A<sub>16</sub> #### Address 020B<sub>16</sub> #### **Address 0210**<sub>16</sub> #### **Address 0212**<sub>16</sub> ## Address 0213<sub>16</sub> | 7b6b5b4b3b2b1b0 | _ | | | | | | |-----------------|------|------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-------------|---|---| | | S | erial I/O mode register ( | (SM) [Address 021316] | | | | | | В | Name | Functions | After reset | R | W | | | 0, 1 | Internal synchronous<br>clock selection bits<br>(SM0, SM1) | b1 b0<br>0 0: f(Xin)/8 or f(Xcin)/8<br>0 1: f(Xin)/16 or f(Xcin)/16<br>1 0: f(Xin)/32 or f(Xcin)/32<br>1 1: f(Xin)/64 or f(Xcin)/64 | 0 | R | W | | | 2 | Synchronous clock selection bit (SM2) | 0: External clock<br>1: Internal clock | 0 | R | W | | | 3 | Port function selection bit (SM3) | 0: P11, P13<br>1: SCL1, SDA1 | 0 | R | W | | | 4 | Port function selection bit (SM4) | 0: P12, P14<br>1: SCL2, SDA2 | 0 | R | W | | | 5 | Transfer direction selection bit (SM5) | O: Transfer from the last significant bit (LSB) 1: Transfer from the top significant bit (MSB) | 0 | R | W | | | 6 | SIN pin switch bit (SM6) | 0: P17 is SIN pin<br>1: P72 is SIN pin | 0 | R | W | | ;<br>!<br>! | 7 | Nothing is assigned. The When this bit is read o | This bit is a write disable bit. | 0 | R | | ## Address 0215<sub>16</sub> | b7 b6 b5 b4 b3 | b2 b1 b0 | os | SD control register 2 (O | C2) [Address 021516] | | | |----------------|----------|------|------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|-----| | | | В | Name | Functions | After reset | RW | | | | 0, 1 | Display layer<br>selection bits<br>(OC20, OC21) | b1 b0 Layer 1 Layer 2 0 0 CC, OSD, CDOSD — 0 1 CC, OSD CDOSD 1 0 CC, CDOSD OSD 1 1 CC CDOSD OSD OSD OSD | 0 | RW | | | | 2 | R, G, B signal output selection bit(OC22) | 0: Digital output (See note) 1: Analog output (4 gradations) | 0 | R W | | - | | 3 | Solid space output bit (OC23) | 0: OUT1 output<br>1: OUT2 output | 0 | R W | | | | 4 | Horizotal<br>window/blank<br>coutrol bit (OC24) | 0: OFF<br>1: ON | 0 | R W | | | | 5 | Window/blank<br>selection bit 1<br>(horizontal) (OC25) | 0: Horizontal blank function<br>1: Horizontal window function | 0 | R W | | | | 6 | Window/blank<br>selection bit 2<br>(vertical) (OC26) | Vertical blank function Vertical window function | 0 | R W | | ! | | 7 | OSD interrupt<br>request selection bit<br>(OC27) | O: At completion of layer 1 block display 1: At completion of layer 2 block display | 0 | R W | | | | Note | converted from the 4-a<br>regardless of this bit v<br>output from pins P52,<br>output from pins P17, | he OSD port control register to "1," the valual djustment-level analog to the 2-bit digital is alue as follows: the high-order bit (R1, G1 a 55 and P54, and the low-order bit is (R0, G P15 and P16. And besides, when not using the dissipation can realize by setting this bit to | output<br>and B1) is<br>0 and B0)<br>OSD | | #### Address 0216<sub>16</sub> #### **Address 0217**<sub>16</sub> #### **Address 0218**<sub>16</sub> #### **Address 0219**<sub>16</sub> #### Address 021C<sub>16</sub> #### <u>Top Border Control Register 1</u> b7b6b5b4b3b2b1b0 Top border control register 1 (TB1) [Address 021C16] В **Functions** Name After reset 0 Top border position (low-order 8 bits) Indeterminate Control bits of top border (setting value of low-order 2 bits of TB2 X 16<sup>2</sup> 7 (TB10 to TB17) + setting value of high-order 4 bits of TB1 X16<sup>1</sup> + setting value of low-order 4 bits of TB1 X16<sup>0</sup>) **Notes 1:** Do not set "0016" or "0116" to the TB1 at TB2 = "0016." 2: Th is cycle of HSYNC. 3: TB2 is top border control register 2. #### Address 021D<sub>16</sub> #### Address 021E<sub>16</sub> ### Address 021F<sub>16</sub> #### Addresses 022016 to 022F16 #### Vertical Position Register 1i b7 b6 b5 b4 b3 b2 b1 b0 Vertical position register 1i (VP1i) (i = 1 to 16) [Addresses 022016 to 022F16] After reset Name **Functions** R W Vertical display start positions 0 R:W Control bits of Indeterminate (low-order 8 bits) to vertical display TH X start positions (setting value of low-order 2 bits of VP2i X 162 (VP1i0 to VP1i7) + setting value of low-order 4 bits of VP1i X 161 (See note 1) + setting value of low-order 4 bits of VP1i X 160) Notes 1: Do not "0016" and "0116" to VP1i at VP2i = "0016." 2: Th is cycle of HSYNC. 3: VP2i is vertical position register 2i. #### Addresses 023016 to 023F16 ## Addresses 024116 to 024716, 024916 to 024F16 #### Color Pallet Register i b7 b6 b5 b4 b3 b2 b1 b0 Color pallet register i (CRi) (i = 1 to 7, 9to15) [Addresses 024116to 024716,024916to 024F16] **Functions** After reset R¦W R signal output control bits (CRi0, CRi1) RW 0, 1 Indeterminate 0 0: No output (See note) 0 1: 1/3 V cc 1 0: 2/3 V cc 1 1:Vcc G signal output control bits (CRi2, CRi3) RW 2, 3 Indeterminate 0: No output (See note) 0 1: 1/3 V cc 0: 2/3 V cc 0 1: V cc 1 B signal output control bits (CRi4, CRi5) R¦W Indeterminate 0 0: No output (See note) 0 1: 1/3 V cc 0: 2/3 V cc 1 1 1: Vcc OUT1 signal output 0: No output RW control bit (CRi6) 1: Output Nothing is assigned. This bit is a write disable bit. к¦ When this bit is read out, the value is indeterminate. Note: When selecting digital output, the output is Vcc at all values other than "00." #### **Address 0250**<sub>16</sub> ## **Address 0251**<sub>16</sub> #### **Address 0252**<sub>16</sub> ## Address 0253<sub>16</sub> #### Address 0254<sub>16</sub> #### **SPRITE Vertical Position Register 1** b7 b6 b5 b4 b3 b2 b1 b0 SPRITE vertical position register 1 (VS1) [Address 0254<sub>16</sub>] R W В Name Functions Afte reset Vertical display start position (low-order 8 bits) 0 Vertical display R W THX start position 0 control bits of (setting value of low-order 2 bits of VS2 $\times$ 16 $^2$ SPRITE OSD + setting value of high-order 4 bits of VS1 X 16<sup>1</sup> (VS10 to VS17) + setting value of low-order 4 bits of VS1 X 160) Notes 1: Do not set "0016" to the VS1 at VS2 = "0016." 2: Th is cycle of Hsync. 3: VS2 is SPRITE vertical position register 2. ### Address 0255<sub>16</sub> #### **Address 0256**<sub>16</sub> #### SPRITE Horizontal Position Register 1 b7 b6 b5 b4 b3 b2 b1 b0 SPRITE horizontal position register 1 (HS1) [Address 025616] Name **Functions** After reset Horizontal display start position (low-order 8 bits) Horizontal display Indeterminate R TOSC X start position (setting value of low-order 3 bits of HS2 X162 control bits of + setting value of high-order 4 bits of HS1 X161 SPRITE OSD setting value of low-order 4 bits of HS1 ×16<sup>0</sup>) (HS10 toHS17) **Notes 1:** Do not set HS1 < "3016" at HS2 = "0016." 2: Tosc is OSD oscillation period. 3: HS2 is SPRITE horizontal position register 2. #### **Address 0257**<sub>16</sub> #### **Address 0258**<sub>16</sub> #### 19. PACKAGE OUTLINE (MMP) 52P4B Plastic 52pin 600mil SDIP EIAJ Package Code SDIP52-P-600-1.78 Weight(g) Lead Material JEDEC Code Alloy 42/Cu Alloy 5.1 **6**1 ш 26) Dimension in Millimeters Symbol Max Min Nom Α 5.5 D 0.51 Α1 3.8 0.4 0.59 0.5 b b1 0.9 1.0 1.3 0.65 0.75 1.05 b2 С 0.22 0.27 0.34 45.85 45.65 46.05 D b2 Ε 12.85 13.0 13.15 е 1.778 15° 15.24 **e**1 $\theta$ 3.0 0° SEATING PLANE Sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan Keep safety first in your circuit designs! Renessar Technology Corporation puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap. - Notes regarding these materials 1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corporation product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corporation or a third party. 2. Renesas Technology Corporation assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials. 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corporation without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corporation or an authorized Renesas Technology Corporation product distributor for the latest product information before purchasing a product listed herein. - The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corporation assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors. Please also pay attention to information published by Renesas Technology Corporation by various means, including the Renesas Technology Corporation Semiconductor home page - Please also pay attention to information published by Renesas Technology Corporation by various means, including the Renesas Technology Corporation Semiconductor home page (http://www.renesas.com). 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corporation assumes no responsibility for any damage, liability or other loss resulting from the information contained herein. 5. Renesas Technology Corporation semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corporation or an authorized Renesas Technology Corporation product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use. 6. The prior written approval of Renesas Technology Corporation is necessary to reprint or required in the products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination. Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited. 8. Please contact Renesas Technology Corporation for further details on these materials or the products contained therein. http://www.renesas.com | REVISION DESCRIPTION LIST | M37281MAH-XXXSP,M37281MFH-XXXSP | |---------------------------|------------------------------------------------| | KEVISION DESCRIPTION LIST | M37281MKH-XXXSP,M37281EKSP(Rev.1.0) Data Sheet | | amming Adapter PCA7401 is | 0111 | |---------------------------|------| | amming Adapter PCA7401 is | | | | 0307 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | |