# OKI semiconductor ## MSM6262-01 ## DOT MATRIX LCD CONTROLLER WITH 48 DOT COMMON DRIVER #### **GENERAL DESCRIPTION** The OKI MSM6262GS is a dot matrix LCD controller which is fabricated by OKI's low power consumption CMOS silicon gate technology. In combination with 8-bit microcontroller, the MSM6262GS can control the dot matrix character type LCD module. The MSM6262GS consists of 48 dots COMMON driver, DISPLAY RAM, character generator RAM, character generator ROM and control circuit. The MSM6262GS is provided with an serial data transfer output. So, Max. 160 characters can be controlled by MSM6262GS by using together with the MSM5259GS or the MSM5839CGS. #### **FEATURES** - Easy interface with 8-bit microprocessor or 8-bit microcontroller - Dot matrix LCD controller/48 dot driver for three different fout configuration (5 x 7 dots, 5 x 11 dots and 5 x 12 dots) - Max. 160 characters can be controlled - Display RAM ... 160 x 9-bit - On-chip character generator ROM (CGROM) for 256 different characters 5 x 7 dots ... 128 characters 5 x 11 dots ... 96 characters 5 x 12 dots ... 32 characters On-chip character generator RAM (CGRAM) of 32 x 8-bit for 2 different character fonts > 5 x 8 dots ... 4 5 x 12 dots ... 2 - Under-line function - Shift function for g, j, p, q and y - 80 pin -VI plastic QFP (QFP80-P-1420-VIK) ## SELECTABLE DRIVING DUTY | Duty | Font Configuration (dot) | Cursor | Display (Characters x line) | |------|--------------------------|--------|-----------------------------| | 1/16 | 5 x 7 (5 x 8) | 0 | 80 x 2 | | 1/24 | 5 x 11 (5 x 12) | 0 | 80 x 2 | | 1/32 | 5 x 7 (5 x 8) | 0 | 40 × 4 | | 1/48 | 5 x 11 (5 x 12) | 0 | 40 x 4 | #### PIN CONFIGURATION ## ■ DOT MATRIX LCD CONTROLLER · MSM6262-01 ■- ## **ABSOLUTE MAXIMUM RATINGS** | Parameter | Symbol | Condition | Limits | Unit | Applicable terminal | |--------------------------------|--------------------------------------------------|-----------|------------------------------------------------|------|---------------------------------------------------------------------------------------------| | Supply voltage | V <sub>DD</sub> | ta = 25°C | <b>−0.3</b> ~ 7.0 | ٧ | V <sub>DD</sub> -V <sub>SS</sub> | | Supply voltage for LCD driving | V <sub>1</sub> , V <sub>4</sub> , V <sub>5</sub> | ta = 25°C | V <sub>DD</sub> -12 ~<br>V <sub>DD</sub> + 0.3 | ٧ | V <sub>1</sub> , V <sub>4</sub> , V <sub>5</sub> | | Input voltage | VIN | ta = 25°C | −0.3 ~ V <sub>DD</sub> + 0.3 | ٧ | OSC1 RESET 68 series/80 series CS, A0, A1 WR (R/W) RD (E) DB <sub>0</sub> ~ DB <sub>7</sub> | | Power dissipation | PD | ta = 25°C | 500 | mW | | | Storage temperature | T <sub>stg</sub> | _ | 55 ~ +125 | °c | | | Operating temperature | Topr | _ | <b>−20 ~ +75</b> | °C | | ## **DC CHARACTERISTICS** $(V_{DD} = 4.5 \sim 5.5V, ta = -20 \sim +75^{\circ}C)$ | Parameter | Symbol | Co | ndition | MIN. | TYP. | MAX. | Unit | Applicable<br>terminal | | |--------------------------|--------------------|--------------------------------------------------------------|------------------------|----------------------|------|---------------------|----------|--------------------------------------------------|--| | "H" input voltage | V <sub>IH1</sub> | | _ | 2.2 | - | V <sub>DD</sub> | ٧ | CS, WR (R/W) | | | "L" input voltage | V <sub>IL1</sub> | | _ | -0.3 | - | 0.7 | V | ĦĎ (E), ÃÔ, Á1<br>DBO ~ DB7 | | | "H" output voltage | V <sub>OH1</sub> | 10= | -250 μA | 2.4 | _ | - | ٧ | DB0 ~ D87 | | | "L" output voltage | V <sub>OL1</sub> | 10 = | 1.8 mA | | | 0.4 | ٧ | | | | "H" input voltage | V <sub>IH2</sub> | | _ | V <sub>DD</sub> -0.8 | _ | V <sub>DD</sub> | ٧ | OSC1<br>RESET | | | "L" input voltage | V <sub>IL2</sub> | - | | -0.3 | _ | 8.0 | ٧ | 68 series/80 series | | | "H" output voltage | V <sub>OH2</sub> | 10 = | -500 μA | 0.85V <sub>DD</sub> | - | - | ٧ | DO, LOAD, | | | "L" output voltage | VOL2 | 10= | 500 μA | _ | _ | 0.15V <sub>DD</sub> | ٧ | DF | | | "H" output voltage | VOH3 | lo: | =-1mA | 0.85V <sub>DD</sub> | _ | _ | ٧ | СР | | | "L" output voltage | V <sub>OL3</sub> | lo | = 1mA | _ | | 0.15V <sub>DD</sub> | | 3. | | | "H" output voltage | V <sub>OH4</sub> | 10 = | –100 μA | 2.4 | | _ | ٧ | BUSY1 | | | "L" output voltage | VOL4 | 10 = | 1.6 mA | _ | _ | 0.4 | ٧ | BUSY2 | | | COM voltage drop | v <sub>сом</sub> | Note 1<br>IO = | ± 50 μA | _ | | 2.9 | ٧ | COM1~COM48 | | | "H" input current | IILH1 | V <sub>IN</sub> = V <sub>DD</sub> | | - | _ | 1 | μΑ | CS, WR (R/W)<br>RD (E), A0, A1 | | | "L" input current | IL L1 | ۷۱۸ | ı = Vss | _ | _ | -1 | μА | OSC1, 68 series/<br>80 series | | | Current<br>consumption | IDD1 | Note 2<br>V <sub>DD</sub> = 5V,<br>f <sub>OSC</sub> = 500kHz | | _ | _ | 1.5 | mA | | | | | I <sub>DD2</sub> | Note 2<br>V <sub>DD</sub> = 5V,<br>f <sub>IN</sub> = 500kHz | | _ | | 1.5 | mA | V <sub>DD</sub> | | | LCD driving | V <sub>L</sub> CD1 | | 1/5 bias | 3.0 | - | 11 | ٧ | V <sub>1</sub> , V <sub>4</sub> , V <sub>5</sub> | | | voltage | V <sub>LCD2</sub> | Note 3<br>V <sub>DD</sub><br>–V <sub>5</sub> | 1/6~1/7<br>bias | 4.0 | | 11 | <b>V</b> | ] | | | | | | 1/8 bias | 4.5 | _ | 11 | V | | | | "H" input current | IL L2 | VIN | = V <sub>DD</sub> | _ | - | 2 | μА | RESET | | | "L" input current | IL L2 | V <sub>IN</sub> =V <sub>S</sub> | S, V <sub>DD</sub> =5V | -8 | -20 | -60 | μΑ | HESEI | | | Input frequency | fin | Note 4 | , Note 5 | 300 | _ | 700 | kHz | | | | Input clock duty | fDuty | Note 5 | | 45 | 50 | 55 | % | OSC1 | | | Input clock falling time | tr | Note 5 | | _ | - | 100 | пS | | | | Input clock falling time | tf | Note 5 | | _ | _ | 100 | nS | | | | CR oscillation frequency | fCR | Note 6 | | 300 | - | 700 | kHz | OSC1, 2, 3 | | | "H" input current | 1LH3 | VIN= | V <sub>DD</sub> | | | 1 | μΑ | DB0 ~ DB7 | | | "L" input current | ILL3 | V <sub>DD</sub> = | V <sub>SS</sub><br>5V | -45 | -120 | -250 | μΑ | 250 357 | | Note 1. This is applicable to the voltage drop which is caused between VDD, $V_1$ , $V_4$ , $V_5$ and COM1 $\sim$ COM48 when a current of $50\mu$ A is flew in/out to/from all of COM1 $\sim$ COM48. (When the output level is either VDD or $V_1$ , it should be applied only when the current flows in. When the output level is either $V_4$ or $V_5$ , it should be applied only when the current flows in. In this case, +5V is applied to $V_{DD}$ , $V_1$ and $V_2$ , while -6V is applied to $V_4$ and $V_5$ .) Note 2. This is applicable to the current which flows in to V<sub>DD</sub> under following conditions. $$V_{DD}$$ = 5V, $V_{SS}$ = 0V, $V_1$ = 2.8V, $V_4$ = -3.8V, $V_5$ = -6V, No load, No interface with CPU Note 3. $V_1 \sim V_5$ should be set at as follows. | No. of lines | 211 | nes | 4 lines | | | | | |------------------------|------------------------------------|--------------------------------------------------|------------------------------------|------------------------------------|--|--|--| | Font (N) Configuration | 5 x 8 | 5 x 12 | 5 x 8 | 5 x 12 | | | | | ٧1 | T | $V_{DD} - \frac{1}{6} V_{LCD}$ | $V_{DD} - \frac{1}{7} V_{LCD}$ | $V_{DD} - \frac{1}{8} V_{LCD}$ | | | | | V <sub>4</sub> | $V_{DD} - \frac{4}{5} V_{LCD}$ | V <sub>DD</sub> - $\frac{5}{6}$ V <sub>LCD</sub> | $V_{DD} - \frac{6}{7} V_{LCD}$ | $V_{DD} - \frac{7}{8} V_{LCD}$ | | | | | V <sub>5</sub> | V <sub>DD</sub> - V <sub>LCD</sub> | V <sub>DD</sub> – V <sub>LCD</sub> | V <sub>DD</sub> - V <sub>LCD</sub> | V <sub>DD</sub> – V <sub>LCD</sub> | | | | V<sub>LCD</sub> = LCD driving voltage $$f_{Duty} = \frac{T_H}{T_H + T_L} \times 100\%$$ ## **SWITCHING CHARACTERISTICS** ## **Reset Wave Form** Refer to the DC CHARACTERISTICS for the definition of $V_{IH}$ , $V_{IL}$ , $V_{OH}$ and $V_{OL}$ ## Interface with 80 series CPU $(V_{DD} = 4.5 \sim 5.5V, ta = -20 \sim +75^{\circ}C)$ | | | (400 - 4.0 | | | |------------------------------------|------------------|------------|----------|------| | Parameter | Symbol | MIN. | MAX. | Unit | | Address set-up time | tsA, | 110 | _ | ns | | CS set-up time | tSA, | 100 | | ns | | WR "L" pulse width | twwR | 320 | | ns | | RD "L" pulse width | twrp | 320 | | ns | | WR, RD "H" pulse width | tWH | 210 | _ | ns | | Address hold time | tHA, | 25 | | ns | | CS hold time | tHA <sub>2</sub> | 25 | <u> </u> | ns | | Data set-up time | tswD | 300 | _ | ns | | Data hold time (write operation) | tHWD | 20 | | ns | | WR, RD falling time | tf | _ | 25 | ns | | WR, RD rising time | tr | _ | 25 | ns | | Data delay time | tsrd | _ | 190 | ns | | Data hold time (Reading operation) | tHRD | 0 | | ns | | Busy output delay time | t <sub>BD</sub> | | 410 | ns | ## Interface with 68 series CPU $(V_{DD} = 4.5 \sim 5.5V, ta = -20 \sim +75^{\circ}C)$ | | | 100 | 7.5 5.5 V, ta | -T | |----------------------------------|------------------|------|---------------|------| | Parameter | Symbol | MIN. | MAX. | Unit | | Cycle time | tC | 500 | _ | ns | | Address, R/W set-up time | t <sub>B</sub> , | 100 | _ | ns | | CS set-up time | tB <sub>2</sub> | 90 | _ | ns | | E signal "H" pulse width | tw | 220 | | ns | | E signal "L" pulse width | tL | 210 | _ | ns | | Address, R/W hold time | tA, | 20 | | ns | | CS hold time | tA, | 20 | | ns | | Data set-up time | tı | 225 | _ | ns | | Data hold time (Write operation) | tH | 30 | _ | ns | | E signal rising time | tr | _ | 25 | ns | | E signal falling time | tf | _ | 25 | ns | | Data delay time | tD | _ | 180 | ns | | Data hold time (Read operation) | to | 10 | _ | ns | | Busy output delay time | t <sub>BD</sub> | _ | 410 | ns | ## Interface with segment driver (V<sub>DD</sub> = 4.5 $\sim$ 5.5V, ta= $-20 \sim +75^{\circ}$ C, f<sub>OSC</sub> = 500 kHz) | Parameter | Symbol | MIN. | MAX. | Unit | |-------------------------|---------|------|------|------| | Clock "L" pulse width | tLW(CP) | 400 | _ | ns | | Clock "H" pulse width | tHW(CP) | 400 | _ | ns | | Do set-up time | t setup | 200 | _ | ns | | Do hold time | t hold | 200 | _ | ns | | LOAD, Clock set-up time | tCL | 200 | _ | ns | | LOAD, Clock hold time | tLC | 100 | _ | ns | | LOAD, "H" pulse width | tHW(L) | 400 | _ | ns | | DF delay time | tM | 500 | 500 | ns | ## Reset waveform $(V_{DD} = 4.5 \sim 5.5V, ta = -20 \sim +75^{\circ}C)$ | | 1 | T | | | |-----------------------------------|------------------|------|------|------| | Parameter | Symbol | MIN. | MAX. | Unit | | "L" input time when power is on | tRR <sub>1</sub> | 0.25 | _ | ms | | "L" input width when in operation | tRLW | 0.5 | | ms | | Rising time | tRR <sub>2</sub> | 0.5 | _ | ms | ## Interface with 6809 ## Interface with Z80 ## Interface with 80C49 ## Interface with 80C51 ## PIN DESCRIPTION | Pin Name | Input/Output | Function | |--------------------------------------------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | OSC1<br>OSC2, OSC3 | 1,1/0 | Oscillation connection pin. | | RESET | 1 | Reset pin. | | 68 series/80 series | ı | Selection pin for either 68 series CPU or 80 series CPU. | | CS | I | Chip select pin. By setting CS at "L" level, MSM6262GS is set at selecting condition. | | R/W (WR) | 1 | $R/\overline{W}$ pin of 68 series CPU shall be connected to this pin, while $\overline{W}\overline{R}$ pin shall be connected to this pin in case of 80 series CPU. | | E (RD) | I | E pin of 68 series CPU shall be connected to this pin, while $\overline{RD}$ pin shall be connected to this pin in case of 80 series CPU. | | A <sub>0</sub> , A <sub>1</sub> | | The address bus of CPU shall be connected to this pin. Instruction code is set by this pin. | | DB₀∼ DB₁ | 1/0 | The data bus of CPU shall be connected to this pin. This pin is used to set the data of the instruction or to read the internal data. | | TEST1 ~ TEST 3 | ı | Test pin. Normally these pins should be set at VSS or open. | | V <sub>DD</sub> , V <sub>SS</sub> | | Voltage supply pin. $V_{DD}$ is also used for the common bias voltage level to drive the LCD. | | V <sub>1</sub> , V <sub>4</sub> , V <sub>5</sub> | | Common bias voltage input pin to drive the LCD. | | DO | 0 | Serial data output pin for SEGMENT drivers. | | СР | 0 | Clock pulse output pin. The clock output from this pin enables the character pattern data, which is output from DO, to input to the SEGMENT drivers. | | LOAD | 0 | Load signal output pin. The character pattern data to the SEGMENT drivers, which was output from DO and CP, is loaded to the LCD output of the SEGMENT drivers, synchronized with the COMMON signal. | | DF | 0 | B-type AC signal output pin to drive the LCD. | | COM1 ~ COM48 | 0 | COMMON signal output pin to drive the LCD. | | BUSY1 OUT | 0 | This pin shows the internal condition of MSM6262GS. "H" shows that MSM6262GS is in internal operation, while "L" shows that MSM6262GS is ready to receive the instruction from the CPU. | | BUSY2 OUT | 0 | This pin shows that MSM6262GS is in internal operation based on the instruction from the CPU, or MSM-6262GS is in display rivising operation based on the instruction from the CPU. "H" shows that MSM6262GS is in internal operation, while "L" shows that the display on the LCD has been established and the MSM6262GS is ready to receive an instruction. | #### **FUNCTIONAL DESCRIPTION** ## 1. Instruction Registor (IR) and Data Registor (DR) The MSM62626S has two registors, instruction registor (IR) and data registor (DR). IR is used to store the address code or instruction code of display data RAM (DD RAM) or character generator RAM (CG RAM). This resistor can be written by the CPU, but can not be read out by the CPU but for some cases. DR is used to store the data to write into (or read out) the data to/from DD RAM or CG RAM. The data written into DR by the CPU is automatically written into the DD RAM or CG RAM. When an address code is written into IR, the data of the specified address is automatically transferred to the DR from either DD RAM or CG RAM. By having the CPU subsequently read the DR (from the DR data), it is possible to verify DD RAM or CG RAM data. After the writing of DR by the CPU, the DD RAM or CG RAM of the next address is selected to be ready for the next CPU writing. Likewise, after the reading operation of the CPU, DD RAM or CG RAM data of the next address is transferred to the DR, when CPU is ready for the next reading operation. ### 2. Busy Flag (BF) When the output of BUSY1 OUT is "H", MSM6262GS is engaged in internal operation. When the output of BUSY2 OUT is "H", it indicates that MSM6262GS is engaged in internal operation or MSM6262GS is engaged in the revising of the display of the first line on the LCD. (Refer to the instruction table.) When the output of BUSY1 OUT is "H", any input of new instruction is ignored. So, before setting a new instruction, it is necessary to check whether BUSY1 OUT and BUSY2 OUT are at "L". #### 3. Address Counter (ADC) The address counter (ADC) allocates the address for the DDRAM and CG RAM write/read and also for the cursor display. When the instruction code for a DD RAM address or CG RAM address setting is input to IR, after deciding whether it is DD RAM or CG RAM, the address counter code is transferred from IR to ADC. After writing (reading) the display data to (from) the DD RAM or CG RAM, the ADC increments (or decrements) by 1 automatically as its internal operation. **ADC** ## 4. Timing Generator Circuit This circuit generates the timing signal for the internal operation by CPU's instruction as well as to operate the internal circuit of DD RAM, CG RAM, CG ROM and so forth. It also generates the transfer signal to the SEGMENT driver (MSM5839CGS or MSM5259GS). The internal operation accessed by the CPU and internal operation for LCD display is independent. So, blinking on the LCD, other than the corresponding display of the newly written data, does not occur even when the data is written from the CPU to the DD RAM. #### 5. Display Data RAM (DD RAM) DD RAM is used to store the 8-bits character code (refer to Table 2) and 1-bit under-line data. The address of DD RAM corresponds to the display position on the LCD. The correspondence is described below. DD RAM address (set to ADC) is described as hexadecimal. Example: When DD RAM address is 3A #### (1) Relation between DD RAM and display position in 2-lines display mode | | Digit<br>1 | 2 | 3 | 4 | 5 | ~ | 79 | 80 - | — Display position | |----------|------------|----|----|----|----|---|----|-----------------|------------------------------| | 1st line | 00 | 01 | 02 | 03 | 04 | ~ | 4E | 4F <sup>-</sup> | DD RAM address (hexadecimal) | | 2nd line | 80 | 81 | 82 | 83 | 84 | ~ | CE | CF - | | **Note:** The address of the last digit of the first line and the first digit of the second line does not have any continuity. When 2 pieces of MSM5839CGS (or MSM5259GS) are connected to MSM6262GS, 32 characters can be displayed from the first digit to the 16th digit. When the display is shifted by an instruction, the relation between the DD RAM address and the display position becomes as follows. (Shift to right direction) (Shift to left direction) The maximum DD RAM capacity of MSM6262GS is for 160 characters. So, maximum 10 pieces of MSM5839CGS (or MSM5259GS) can be connected in case of 2-lines display mode. ### (2) Relation between the DD RAM and display position in 4-lines display mode | | Digit | _ | _ | | _ | | | | |----------|-------|----|----|----|----|---|----|---------------------| | | 1 | 2 | 3 | 4 | 5 | ~ | 39 | 40—Display position | | 1st line | 00 | 01 | 02 | 03 | 04 | ~ | 26 | 27 | | 2nd line | 40 | 41 | 42 | 43 | 44 | ~ | 66 | 67 DD RAM address | | 3rd line | 80 | 81 | 82 | 83 | 84 | ~ | A6 | A7 (hexadecimal) | | 4th line | CO | C1 | C2 | C3 | C4 | ~ | E6 | E7- | Note: The address of the previous line and the first address of the next line does not have any continuity. When 2 pieces of MSM5839CGS (or MSM5259GS) are connected to MSM6262GS, 64 characters can be displayed from the first digit to the 16th digit. | | Digit<br>1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | |----------------|------------|----------|-----|------|-----|-----|------------|---------------|-----|-----|-------------|-------------|-----|-----|----|----| | | · · | <u> </u> | | | | | <u>, ,</u> | <del></del> - | r – | | ··· | | | | | | | 1st line | 00 | 01 | 02 | 03 | 04 | 05 | 06 | 07 | 08 | 09 | 0A | ОВ | OC. | 0D | 0E | 0F | | 2nd line | 40 | 41 | 42 | 43 | 44 | 45 | 46 | 47 | 48 | 49 | 4A | 4B | 4C | 4D | 4E | 4F | | 3rd line | 80 | 81 | 82 | 83 | 84 | 85 | 86 | 87 | 88 | 89 | 8A | 8B | 8C | 8D | 8E | 8F | | 4th line | CO | C1 | C2 | Ç3 | C4 | C5 | C6 | C7 | C8 | C9 | CA | СВ | СС | CD | СВ | CF | | MSM5839CGS (1) | | | | | | | | <u> </u> | | MSN | <b>1583</b> | 9CGS | (2) | | | | | | | or | MSN | 4525 | 9GS | (1) | | | | | MSN | <b>1525</b> | 9GS | (2) | | | When the display is shifted by an instruction, the relation between the DD RAM address and the display position becomes as follows. | | (shift | to ri | ght d | irecti | on) | | | | | | | | | | | | |----------------------|------------|-------|-----------|--------------|-----------------|-----------------|------------|----|----------|----------|-----------|----------------|-----------------|-----------------|----------|----| | | Digit<br>1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | | 1st line | 27 | 00 | 01 | 02 | 03 | 04 | 05 | 06 | 07 | 08 | 09 | 0A | ОВ | ос | 0D | 0E | | | | | | | | | | | | | | | | 4D | 4E | | | 3rd line | Α7 | 80 | 81 | 82 | 83 | 84 | 85 | 86 | 87 | 88 | 89 | 8A | 8B | 8C | 8D | 8E | | 4th line | E7 | CO | C1 | C2 | СЗ | C4 | <b>C</b> 5 | C6 | C7 | С8 | С9 | CA | СВ | СС | CD | CE | | | | | | | | | | | | | | | | | | | | | <b></b> | | | M583<br>M525 | | (1) | | | <b></b> | | - | //583<br>//525 | | (2) | | | | 1st line | 01 | 02 | | | | | 07 | 08 | 09 | 0A | - | | | | 0F | 10 | | 1st line<br>2nd line | | 02 | MSN | //525 | 9GS | (1) | 07<br>47 | 08 | 09<br>49 | 0A<br>4A | MSN | <b>/</b> 1525 | 9GS | (2) | OF<br>4F | 10 | | | 41 | | MSN<br>03 | 04 | 9GS<br>05 | (1) | - | | | - | MSM<br>OB | 0C | 9GS<br>OD | (2)<br>0E | | | | 2nd line | 41 | 42 | 03<br>43 | 04<br>44 | 9GS<br>05<br>45 | (1)<br>06<br>46 | 47 | 48 | 49 | 4A | OB<br>4B | 0C<br>4C | 9GS<br>0D<br>4D | (2)<br>0E<br>4E | 4F | 50 | The maximum DD RAM capacity of MSM6262GS is for 160 characters. So, maximum 5 pieces of MSM5839CGS (or MSM5259GS) can be connected in case of 4-lines display mode. | | Digit | | | | | | | | | | | | | | | | | | | | | | | | | | | |----------|-------|----|----|--------------|-----|-------|----|----|-------------|----|----|---------------|------|-----|----|----|--------------|------|-------------|------------|----|-----|------------|----------|-----|----|------------| | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | ~ | 33 | 34 | 35 | 36 | 37 | 38 | 39 | 40 | | | | | , | | r | 1 | | | <del></del> | , | , | 1 | | | | | 1 | _ | | · · | | T | r | | | | | | 1st line | 00 | 01 | 02 | 03 | 04 | 05 | 06 | 07 | 08 | 09 | 0А | ов | 0C | 0D | ŌΕ | OF | 10 | 11 | ~ | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | | 2nd line | 40 | 41 | 42 | 43 | 44 | 45 | 46 | 47 | 48 | 49 | 4A | 48 | 4C | 4D | 4E | 4F | 50 | 51 | ~ | 60 | 61 | 62 | 63 | 64 | 65 | 66 | 67 | | 3td line | 80 | 81 | 82 | 83 | 84 | 85 | 86 | 87 | 88 | 89 | 8A | 88 | 8C | 8D | 8E | 8F | 90 | 91 | ~ | A0 | Α1 | A2 | АЗ | A4 | A5 | A6 | <b>A</b> 7 | | 4th line | CO | C1 | C2 | СЗ | C4 | C5 | C6 | C7 | С8 | СЭ | CA | СВ | СС | CD | CE | CF | DØ | D1 | ~ | EO | E1 | E2 | <b>E</b> 3 | E4 | E5 | E6 | E7 | | | | | | | · | | | | <u> </u> | | | | , | | | | Λ | | , | · | | | | <b>~</b> | | | | | | | | MS | <b>158</b> 3 | 9CG | S (1) | | | | | MS | <b>V158</b> 3 | 9CGS | (2) | | • | <b>USM</b> 5 | 8390 | CGS (3), (4 | <b>4</b> ) | | MSI | M583 | 9CGS | (5) | | | | | | or | MS | <b>4525</b> | 9GS | (1) | | | | | MS | M525 | 9GS | (2) | | | ASM5 | 2590 | 6S (3), (4 | 1) | | MSI | V1525 | 9GS | (5) | | | #### 6. Cursor/Blink Control Circuit This is the circuit to control the generation of cursor and its blinking. This circuit is controlled by the program of the CPU. The position of the cursor and its blink appears on the position according to the ADC contents, which corresponds to the address of DD RAM, For example, when the ADC is set as 07, the position of cursor and its blinking become as follows. the CG RAM address is set in the ADC. | <b>2</b> -li | nes d | isplay | ′ | | | | | | | Cursor and its blinki | ing po | sition | |--------------|-------|--------|----|----|----|----|----|-------------|-------------|-----------------------|--------|--------| | | Digit | | _ | | _ | _ | _ | | | | | | | | | 2 | 3 | 4 | 5 | 6 | 7 | 8 | <u>/9</u> _ | ~ | 79 | 80 | | | 00 | 01 | 02 | 03 | 04 | 05 | 06 | <u>07</u> / | 08 | ~ | 4E | 4F | | | 80 | 81 | 83 | 83 | 84 | 85 | 86 | 87 | 88 | ~ | CE | CF | | Digit | | , | | | | | | | Cursor and its b | olinking p | osit | |-------|----|----|----|----|----|----|----|----|------------------|------------|------| | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | ~ | 39 | 40 | | 00 | 01 | 02 | 03 | 04 | 05 | 06 | 07 | 08 | ~ | 26 | 27 | | 40 | 41 | 42 | 43 | 44 | 45 | 46 | 47 | 48 | ~ | 66 | 67 | | 80 | 81 | 82 | 83 | 84 | 85 | 86 | 87 | 88 | ~ | A6 | Α7 | 80 81 82 83 84 85 86 87 88 ~ A6 A7 CO C1 C2 C3 C4 C5 C6 C7 C8 ~ E6 E7 Note: Cursor display and blinking can be performed even when the CG RAM address is set in the ADC. So, it is necessary to disable the cursor display and blinking when ## 7. Underline Control Circuit 4-lines display First, whether underline display mode or underline blinking mode has to be set by the CPU. When an instruction to enable the underline function is input from the CPU, the cursor display shifts to the right direction (increment) or left direction (decrement). Display of underline appears (or disappears) on the same position where cursor was displayed. An input of "H" data enables the underline display, while an input of "L" data enables to disappear the display of underline. ## 8. Character Generator ROM (CG ROM) CG ROM stores the character pattern. MSM6262GS has 128 kinds of $5 \times 7$ dots pattern, 96 kinds of $5 \times 11$ dots pattern and 32 kinds of $5 \times 12$ dots pattern. The character pattern corresponds to the character code which is written into the DD RAM. The relation between 8-bits character code and character pattern is described in Table 2. When the 8-bits character code of CG ROM is written into the DD RAM, the character pattern of the corresponding character code of the CG ROM is displayed on the LCD position corresponding to the DD RAM address. When all of the upper 4-bits of CR ROM code is "L", CG ROM can be switched to CG RAM. Upper 0010 0101 0111 1001 1010 1011 1100 1101 1110 1111 0001 0011 0100 0110 1000 0000 Lower 4-bit (E) (F) (B) (C) (D) (5) (7) 0000 ρ à (0) 0001 (1) 0010 (2) 0011 █ऽ**ॼ**∊**ट** ä (3) 0100 ā (4) 0101 (5) 0110 (6) 0111 G G W L g G W L E E Ü L r F (7) 1000 (8) 1001 9 9 (9) 1010 j z **z** i j (A) 1011 j (B) 1100 ī (C) 1101 i (D) 1110 (E) 1111 ò (F) Configu-5 x 12 5 x 11 dots 5 x 7 dots dots ration Table 2 Relation between character code and character pattern #### 8. Character Generator RAM (CG RAM) The CG RAM is used to display user's original character pattern other than CG ROM. The CG RAM has capacity (32 byte = 256 bits) to write 4 kinds of $5 \times 8$ dots and 2 kinds of $5 \times 12$ dots, In displaying the character pattern stored in the CG RAM, CG RAM has to be enabled by an instruction. When CG RAM is enabled, CG ROM code for 16 characters cannot be read out as the character code with all "L" on the upper 4-bits is used as CG RAM code. The following describes how to write and read the character pattern to and from the CG RAM. #### (1) When the character pattern is 5 x 8 dots (See Table 3-1) #### A method to write character pattern into the CG RAM by the CPU 3 bits of the CG RAM address (0 $\sim$ 2) correspond to the line position of the character pattern. 2 bits of the CG RAM address (3, 4) correspond to the lower 2-bits of the character code. First, set increment or decrement by the CPU, and then input the CG RAM address. After this, write character pattern codes into CG RAM through $DB_0 \sim DB_7$ line by line. $DB_0$ to $DB_7$ correspond to CG RAM data $0 \sim 7$ in Table 3-1. It is displayed when "H" is set as input data and is not display when "L" is set as input data. Since the ADC is automatically incremented or decremented by 1 after the writing of data to the CG RAM, it is not necessary to set the CG RAM address again. The line, the CG RAM address $0 \sim 2$ of which are all "H" ("7" in hexadecimal notation), is the cursor position. It is ORed with the cursor at the cursor position and displayed to LCD. For this reason, it is necessary to set all input data that become cursor positions to "L". Although CG RAM data 0 $\sim$ 4 bit are output to the LCD as display data, CG RAM data bit 5 $\sim$ 7 are not. The latter can be written and read to and from the RAM, it is therefore allowed to be used as data RAM. Accordingly, it is necessary to set all input data which become cursor positions to "H".0 $\sim$ 4 bit of CG RAM data are output to the LCD as the display data, however, 5 $\sim$ 7 bit of CG RAM data are not. But it can be used as RAM because data can be written/read into/from it. #### A method to display the CG RAM character pattern to the LCD First, an instruction to enable the CG RAM has to be input from the CPU. CG RAM is selected only when the upper 4 bits are all "L". So, the character pattern of CG RAM is displayed on the LCD position, corresponds to the CG RAM, when a character code shown in Table 3-1 is written into DD RAM. Since the 2 and 3 bit of the character code is regarded as invalid, "K" is displayed when the character code is "01", "05", "09", and "0D". #### (2) When the character pattern > 5 x 12 dots (See Table 3-2) #### A method to write character pattern into the CG RAM by the CPU 4 bits of CG RAM address (0 $\sim$ 3) correspond to the line position of the character pattern. CG RAM address bit 4 corresponds to the bit 1 of the character code. First, set increment or decrement by the CPU, and then input the address of the CG RAM. After this, write the character pattern code into the CG RAM, line by line from $DB_0 \sim DB_7$ . $DB_0$ to $DB_7$ correspond to CG RAM data, bit $0 \sim 7$ , in Table 3-2. It is displayed when "H" is set as the input data, while it is not displayed when "L" is set as the input data. As the ADC is automatically incremented or decremented by 1 after the writing of data to the CG RAM, it is not necessary to set the CG RAM address again. The line, the CG RAM address of which is "0B" or "1B" (hexadecimal), is the position of the cursor. It is ORed with cursor at the cursor position and is displayed on the LCD. So, all of the input data for the position of the cursor have to be "L" when cursor display is required. When the CG RAM data, bit $0\sim4$ , CG RAM address, bit $0\sim4$ , is "0" $\sim$ "B", it is displayed on the LCD as the display data. When the CG RAM data, bit of $5\sim7$ , and CG RAM, bit data is $0\sim4$ and CG RAM address data is "C" $\sim$ "F", it is not output to the LCD. But in this case, CG RAM can be used as RAM and it can be written into/read out. So, it can be used as the data RAM. #### A method to display the CG RAM character pattern on the LCD. First, an instruction to enable the CG RAM has to be input from the CPU. CG RAM is selected only when all of upper 4 bits data of the character code is Table 2 is "L" So, CG RAM character pattern is displayed on the LCD position corresponding to the DD RAM address when the character code is Table 3-2 is written into the DD RAM. Since the address bit of 0, 2 and 3 are regarded as invalid, the character of " " is display when the character code is "00", "01", "04", "05", "08", "09", "00" and "0D." ### (3) A method to read out the CG RAM data First, set the CG RAM address by inputting a CG RAM address set instruction from the CPU. Then, execute the CG RAM/DD RAM data read instruction. The set data of CG RAM address is output to the DB $_0 \sim \mathrm{DB}_7$ . The 8-bits data, read out from the MSM6262GS, corresponds to the data which is written into the CG RAM. Since the CG RAM address is automatically incremented or decremented by +1 (or -1), the CG RAM read out instruction can be successfully input. It is necessary, however, to set the DD RAM at data transferring condition by executing the DD RAM address set instruction after all of CG RAM data are read out. Table 3-1. | CG RAM | CG RAM | DD RAM<br>CHARACTER CODE | |-----------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------| | 4 3 2 1 0<br>LSB | 7 6 5 4 3 2 1 0<br>MSB LSB | 7 6 5 4 3 2 1 0<br>MSB LSB | | L L L H L H L H H L L H L H L H H L H H L H H L H H H H H L H H H H H H H H H H H H H H H H H H H H | X X X L H H H H L H H L L H H L L L H H H L L L H H L L L H L H L L H L L H L L H L L H L L H L L H L L H L L H L L H L L H L L H L L H L L H L L H L L H L L H L L H L L H L L H L L H L L H L L H L L H L L H L L H L L H L L H L L H L L H L L H L L H L L L H L L L H L L L H L L L H L L L L H L L L L H L L L L H L L L L H L L L L H L L L L L L L L L L L L L L L L L L L L | LLLLXXLL | | H H L L L L H L H L L H H H L L H L H H L H H L H | X X X L H H H L L L H L L L L H L L L L H L L L L H L L L H L L L H L L L L H L L L L L L | LLLXXH | X: DON'T CARE Table 3-2. | | ÇG | i R | <br>АМ | | | | C | G R | AN | <br>1 | • | | | | | R | | | _ | | |------------------------------------------------------------------|----|-----|--------|---------|---------|--------|---|-----|---------|------------|----------|------------|---------|---------|----|----|-----|---|----|----------| | | ΑD | DR | ES: | 5 | | | | DA' | TΑ | | | | | CH. | AR | AC | TEF | C | DD | E | | 4 | 3 | 2 | 1<br>L | 0<br>SB | 7<br>MS | 6<br>8 | 5 | 4 | 3 | 2 | 1<br>L | 0<br>SB | | 6<br>SB | 5 | 4 | 3 | 2 | 1 | 0<br>LSB | | L | L | L | L | L | х | X | Х | Ĺ | L | L | L | L | | | | _ | | | | | | 1 | L | L | L | Н | | | | L | L | L | L | L | | | | | | | | | | | L | L | Н | L | | | | L | Ļ | L | L | L | | | | | | | | | | | L | L | Н | Н | | | | L | Н | L | L | L | | | | | | | | | | | L | Н | L | L | | | | Ļ | н | Н | Н | Н | | | | | | | | | | | L | Н | L | Н | | | | Н | L | L | Н | L | | | | | | | | | | | L | Н | Н | L | | | | L | Н | Н | Н | H | | | | | | | | | | $\prod$ | L | Н | Н | н | | | | L | Н | L | Н | L | | | | | | | | | | $\parallel$ | Н | L | L | L | | | | Н | Н | Н | Н | Щ | | | | | | | | | | $\parallel \parallel$ | Н | L | L | Н | | | | L | L | L | Н | L | | | | | | | | | | $\parallel$ | Н | L | Н | L | | | | L | L | L | L | L | | | | | | | | | | | Н | L | Н | Н | _ | | | _L_ | L | L | L | L | _ | | | | | _ | _ | | | Π- | Н | Н | L | L | | | | | | , | | | | | | | | | | | | | Н | Н | L | Н | | | | | | ) | | | | | | | | | | | | 1 | Н | Н | Н | L | | | | | | - [ | | | | | | | | | | | | | Н | Н | Н | Н | | | | | | | | | $\perp$ | | | | | | | | | Н | L | L | L | L | X | X | X | L | L | L | L | L | ! | | | | | | | | | | L | L | L | Н | | | | L | L | L | Ł | L | | | | | | | | | | 1 | L | L | Н | L | | | | L | L | L | L | L | | | | | | | | | | | L | L | Н | Н | | | | L | L | L | L | L | | | | | | | | | | | L | Н | L | L | | | | L | L<br>7. | L | L | | 1. | | | | v | ~ | | ιx | | | L | Н | L | Н | | | | H | - | L | L | Н | - | . L | _ | _ | ^ | ^ | ' | . ^ | | 1 | L | Н | Н | | | | | Н | + | 1 L | <u> </u> | H | J | | | | | | | | | $\perp \! \! \! \! \! \! \! \! \! \! \! \! \! \! \! \! \! \! \!$ | L | Н | H | Н | | | | L | H | + | H | ] L | | | | | | | | | | $\prod$ | Н | L | L | L | | | | L | | H | j L<br>' | L | | | | | | | | | | $\parallel \parallel$ | Н | | L<br> | | | | | | H | | ا<br>ا | L | | | | | | | | | | | | | | L | | | | ᄪ | ן.<br>י | L | ı | ı | | | | | | | | | | | | | | H<br>L | - | _ | | | | - <u>L</u> | | - <u>×</u> | 1- | | - | | | | | | | $ \cdot $ | | | | | | | | ^ | ^ | Î | ^ | ^ | | | | | | | | | | $ \cdot $ | | H | | | | | | | | I | | | | | | | | | | | | | | | | l L | - 1 | | | | | | | | | | | | | | | | | | | | | | 1_ | | | | | | | | | | | | | | | | X: DON'T CARE #### 9. LCD Display Circuit (COM1 ~ COM48, DO, CP, LOAD, DF) The MSM6262GS is provided with COMMON signal output. So, maximum 160 characters can be displayed when it is used together with SEGMENT drivers (MSM5259GS or MSM5839CGS). Interface between MSM6262GS and SEGMENT drivers can be done by using DO, CP, LOAD and DF. The SEGMENT data is serially input to the SEGMENT driver from DO terminal, synchronized with the pulse which is output from the CP signal. This data, input to the SEGMENT driver, is converted from serial data to parallel data by the latch pulse which is output from the LOAD terminal of MSM6262 and this converted data is used as the display data. This parallel/serial conversion is performed synchronized with the COMMON signal of MSM6262GS and LCD display AC signal which is output from DF terminal. So, this signal can drive dot matrix LCD panel. #### 10. Reset Circuit Power-on-reset is required for MSM6262GS when it is powered-on. So, a condensor has to be connected between RESET terminal and VSS terminal. It is also advisable to connect a diode between $\overline{\mathsf{RESET}}$ terminal and $\mathsf{V}_{\mathsf{SS}}$ terminal when it is required to connect a condensor of more than 3.3 $\mu$ F to RESET terminal. When the power-on reset circuit normally operate, the busy flag 1 and 2 becomes at "H" level for about 10 ms after the power-on. During this period, a initialization of MSM6262GS is performed by following procedures. - Display clear - CG ROM becomes ENABLE - No display shift - Increment of ADC - 2-line display mode - 6 5 x 8 dots font configuration - No display shift for "g", "j", "p", "q" and "y". - 8 Display off - No display of cursor, blinking and underline #### 11. Data Bus with CPU MSM6262GS can be interfaced with 8-bit CPU, such as 6809, Z80, 80C49 and 80C51. When MSM6262GS is connected with 6809, 68 series/80 series terminal has to be connected to VDD. When MSM6262GS is connected with Z80, 80C49 or 80C51, 68 series/80 series terminal has to be connected to Vss. 68 series/80 series level cannot be switched during MSM6262GS's operation. It has to be connected with either VDD or VSS before MSM6262GS is powered-on. Note: When a reset signal is being input to RESET terminal, 68 series/80 series terminal's level can be switched. Since 68 series/80 series terminal does not have a switching characteristics nor V<sub>T</sub> characteristics to have a interface with MCU nor it does not have an anti-chaterring circuit. So, this method is not a recommendable one since MSM6262GS is initialized when a reset signal is input. ## 80 series CPU data transfer Note: \* DON'T CARE ## 68 series CPU data transfer Note: \* DON'T CARE ## **INSTRUCTION TABLE** Note 1: In case of 80 series CPU, access to MSM6262GS is done by WR and RD. So, a bit for part of the read/write code is not required \*: DON'T CARE | 80 series CPU | Note<br>1 | A, | A <sub>o</sub> | DB, | DB, | DB <sub>s</sub> | DB <sub>4</sub> | DB, | DB <sub>2</sub> | DB, | DB, | Explanation | Execution<br>Time (MAX) | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|--------------------------------------------------------------------|-------------------------------|----------|-------------------------------------------------------------------------|----------------------------------------|----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------| | 58 series CPU | R/W | A <sub>1</sub> | A. | DB, | DB <sub>6</sub> | DB, | DB <sub>4</sub> | DB <sub>3</sub> | DB <sub>2</sub> | DB, | DB <sub>e</sub> | | fosc-500kHz | | Display Clear | L | L | L | L | Ļ | L | L | L | L | L | н | First, clear all of the display. Then set<br>0 address of DD RAM in the address<br>counter. | 3.22 ms | | Return | L | L | Ĺ | L | L | L | L | L | L | н | CR/C | CR/C = L; Cursor home<br>CR/C = H; Carriage Return | 1.62 ms | | Under Line | L | L | L | L | L | L | L | L | Н | UL | • | UL = 1; Write the underline in the cursor part before executing this instruction. UL = 0; Erase the underline in the cursor part before executing this instruction. | 20 μs | | Entry Mode Set | L | L | L | L | L | L | L | н | I/D | S | A/O | This instruction (S) set whether the display of the direction of cursor (I/D) should be shifted or not. When the data is being written or read, this operation is performed. This instruction also set whether the character code of DD RAM is used as CG ROM or CG RAM. (A/O) | 20 μs | | Display/Cursor Shift | L | L | L | L | L | L | н | S/C | UD/<br>RL | D,<br>UR/<br>DL | D, | This instruction shift the cursor and display without changing the DD RAM contents. (S/C, UD/RL, UR/DL) | 20 µs | | CG RAM address Set | L | L | L | L | L | н | | | Acg | | | This instruction set the CG RAM address. The data, which will be sent/received after the CG RAM address is set, is CG RAM data. | 20 μs | | Function Set | L | Ľ | L | Ļ | н | N | • | F <sub>1</sub> | F <sub>2</sub> | F, | • | This instruction set followings. No. of lines (N), Character font $(F_1)$ , Cursor line font $(F_2)$ , Font shift of "g, j, p, q, y" $(F_3)$ | 20 μs | | Display Control | L | L | L | н | D | С | В | UC | UB | • | • | This instruction set followings. All display on/off (D), Cursor display on/off (C), Character on the cursor position on/off (B), Underline display on/off (UC), Character, on the underline, blink on/off (UB) | 20 μs | | CG RAM/DD RAM<br>Data Write | L | L | н | ! | | | WRITE | DAT | Α | | | Write a data in either DD RAM or CG RAM | 20 µs | | DD RAM Address<br>Set | L | н | L | | | | A | DD | | | | Set DD RAM address. The data which is sent/received after that is DD RAM data. | 20 μs | | Read the Under-<br>lined Data | Н | L | L | ULD | | | R | AM DA | ATA | | | Read following data. Data on the underline, DD RAM or CG RAM data. | 20 µs | | Read the CG RAM/<br>DD RAM Data | н | L | н | | | | READ | DAT | A | | | Read the data either from DD RAM or CG RAM. | 20 µs | | Read the Address<br>Counter Content | н | н | L | | | | Δ. | DC | | | | Read the address counter contents. | 20 μs | | Read Busy Flag | Н | Н | Н | B1F | B2F | CG/<br>DD | I/D | S | A/0 | D | UD | Busy 1 flag (B1F) which shows MSM6262GS's internal operation. Busy 2 flag (B2F) which shows that the revising of display starting line is going on. CG/DD shows whether the data, being transmitted or received, is CG RAM or DO RAM. I/D shows the direction of cursor. S shows the display shift. A/O shows when the DD RAM character code is CG ROM character code is CG ROM character code. D shows the all display on/off UD shows underline display on/off | 0 μs | | CR/C = H : Carria UL = H : Write I/D = H : Incren S = H : Accon A/O = L : CG Rt S/C = H : Displa UD/RL = H : Up/DL D <sub>3</sub> , D <sub>1</sub> : The b D <sub>1</sub> is UR/DL = H : Upper N = L : 2 lines | under I<br>nent<br>npany -<br>OM EN<br>y movi<br>own me<br>it to se<br>LSB. D<br>-right r | display ABLE ove the lin , is MS | ne to b | e displa | ayed in | L :<br>L :<br>L :<br>L = L :<br>the up | Under<br>Decre<br>CG R<br>Curso<br>Left/f | ment<br>AM EN<br>Ir move<br>Right n<br>ost posi | IABLE<br>nove | | | DD RAM : Display data RAM CG RAM : Character generator RAM ACG : CG RAM address ADD : DD RAM address ADC : Address counter which is used for both DD RAM and CG RAM | In case of fosc = 600 kHz it become 500 x = 16.7 μ | | N = H : 4 lines<br>F <sub>1</sub> = H : 5 x 11<br>F <sub>2</sub> = L : 5 x 12<br>F <sub>3</sub> = H : Shift '<br>lower<br>ULD = H : Under<br>B1F = H : Intern<br>B2F = H : Revisi | dot<br>dots (<br>'g, j, p<br>position<br>line datal oper<br>ng the | , q, r" t<br>on by 1<br>ita exist<br>ration<br>display<br>nal oper | o the<br>dot.<br>startination | | F <sub>1</sub> = F <sub>2</sub> = F <sub>3</sub> = ULD B1F = B2F = CG/D | = L<br>: L<br>: L | : Chara<br>: No ur<br>: Read<br>: No re<br>startii | dots of the control o | or 5 x ift disa<br>e data<br>ceive in<br>on disp<br>eceive c | ble<br>struction | | | | #### 12. Instruction Code The instruction code is defined as the signal through which the MSM6262GS is accessed by the CPU. MSM6262GS starts its operation upon receipt of the instruction code. The internal processing operation starts with a timing that does not affect the LCD display, so, the busy condition is longer than that of cycle time. In the busy condition, MSM6262GS does not execute any instruction other than the reading of busy flag. Therefore, the CPU has to verify that busy flag is set at "L" before inputting the instruction code. #### (1) Display clear | | $A_1$ | $A_{o}$ | $DB_{\tau}$ | $DB_6$ | $DB_s$ | $DB_4$ | $DB_3$ | $DB_2$ | $DB_{\mathtt{i}}$ | $DB_{o}$ | |------------------|-------|---------|-------------|--------|--------|--------|--------|--------|-------------------|----------| | Instruction code | L | L | L | L | L | L | L | L | L | Н | When this instruction is executed, the LCD display is cleared. When the cursor and blink is being displayed, the blinking position moves to the left end of the LCD. (In case of 2-lines or 4-lines display mode, the position is the left end of the first line) All of the DD RAM data becomes "20" (hex), space code, while ADC data becomes "00" (hex.). If display is shifted, it returns to the normal position. Data for underline is re-written as "L" and display turns off. #### (2) Return | | | | $DB_7$ | | | | | | | | |------------------|---|---|--------|---|---|---|---|---|---|------| | Instruction code | L | L | L | L | L | L | L | L | Н | CR/C | #### CR/C = L (Cursor Home) When this instruction is executed, cursor and blinking position move to the left end of the LCD. (In case of 2-lines or 4-lines display mode, it moves to the left end of the first line) When display is being shifted, the display returns to its original position for both parallely and vertically. ADC becomes "00" (hex.). #### CR/C = H (Return) When this instruction is executed, cursor and blinking position moves to the left end of If the display is being shifted when this instruction was executed, only cursor and blinking position moves to the original position before it was shifted. All bit other than line specifying the bit of ADC will be reset to "L". #### (3) Underline | | | | | | | | | | | DB <sub>o</sub> | |------------------|---|---|---|---|---|---|---|---|----|-----------------| | Instruction code | L | L | L | L | L | L | L | Н | UL | * | #### \*: DON'T CARE #### UL = H (Write underline) When this instruction is executed underline appears on the cursor position. Cursor will move to the right or left if either increment or decrement is specified. #### UL = L (Erase underline) When this instruction is executed, the underline on the cursor position disappears. Cursor will move to the right or left if either increment or decrement is specified. When this instruction is executed, ADC will be automatically incremented by +1 or decremented by -1. Display is shifted accordingly. #### (4) Entry mode set | | | | | $DB_6$ | | | | | | | | |-------------|---|---|---|--------|---|---|---|-----|---|-----|---| | Instruction | L | L | L | L | L | L | H | I/D | s | A/O | l | #### I/D (Increment/Decrement) When this instruction is executed, the character code or underline code is written into (or read out from) the DD RAM, DD RAM address will be incremented (I/D = H) or decremented (I/D = L) by 1. In case of decrement, cursor moves to the right, while cursor move to the left in case of decrement. It is same in case of writing/erasing the data into/from CG RAM. ## • S (Display shift in case of writing) When S = L in case of writing data into DD RAM, display is shifted either to the right or left. When I/D = H, all display will shift to the left, while it will shift to the right when I/D = L. So, display of cursor looks being stopped and display itself looks being shifted. In case of reading the data from DD RAM, display shall not be shifted. In case of reading/writing the data from/to CG RAM, display shall not be shifted. In case of S = L, display shall not be shifted. #### A/O (CG RAM ENABLE/CG ROM ENABLE) When A/O is L, CG ROM will be enabled, and all CG ROM contents on Table 2 becomes selectable and CG RAM cannot be selected. CG RAM cannot be used as character code for display. But it can be used as data RAM. When A/O = H, CG RAM is enabled. In case the upper 4-bit of the character code in Table 2 is 0 (hex.), the bit pattern of CG RAM is displayed on the LCD. (CG RAM has a RAM area for 4 kinds of $5 \times 8$ dots and 2 kinds of $5 \times 12$ dots) CG ROM is selected when the upper 4-bit of the character code in Table 2 is 1 ~ F (hex.). #### (5) Display/Cursor move | | Α, | $A_0$ | DB, | $DB_6$ | DB <sub>5</sub> | $DB_4$ | $DB_3$ | $DB_2$ | $DB_{\mathtt{i}}$ | DB₀ | |------------------|----|-------|-----|--------|-----------------|--------|--------|-----------|-------------------|-----------| | Instruction code | L | L | L | L | L | н | s/c | UD/<br>RL | D₂<br>(UR/<br>DL) | D,<br>(*) | \*: DON'T CARE ## • S/C (Display move/Corsor move) This is the bit to select either display or cursor to move. S/C = H enables the display movement, while S/C = L enables the cursor movement. #### UD/RL (Upward or Downward move/Right or left move) UD/RL = H enables upward or downward move. UD/RL = L enables right or left move. #### • D<sub>2</sub>, D<sub>1</sub> (Starting line of display) Upward or downward movement is enabled by setting the starting line of display. $D_1$ is LSB and $D_2$ is MSB. Both $D_1$ and $D_2$ is expressed in 2-bit binary data. In case of 2-line mode, only $D_1$ is regarded as valid. Both $D_1$ and $D_2$ are regarded as valid data in case of 4-lines mode. #### = 2-line mode = #### = 4-line mode #### ■ DOT MATRIX LCD CONTROLLER · MSM6262-01 ■- #### • UR/DL (Up-right move/Down-left move) UR/DL = H enables up-right movement. UR/DL = L enables down-left movement. Combination of bit for Display/Cursor movement is as follows | S/C | UD/<br>RL | D₂<br>(UR/<br>DL) | D, * | Explanation | |-----|-----------|-------------------|------|--------------------------------------------------| | L | L | L | * | Move the cursor to the left by 1 digit | | L | L | н | * | Move the cursor to the right by 1 digit | | L | н | L | * | Move the cursor to the downward by 1 digit | | L, | н | н | * | Move the cursor to the upward by 1 digit | | Н | L | L | * | Move the display to the left by 1 digit | | н | L | н | * | Move the display to the right by 1 digit | | H | Н | L | L | Set the first line as the display starting line | | н | н | L | н | Set the 2nd line as the display starting line | | н | н | н | L | Set the 3rd line as the display starting line ▲2 | | н | Ι | н | Н | Set the 4th line as the display starting line ▲2 | Note: In case of 2-line mode, ▲2 is invalid. #### (6) CG RAM address set Instruction code | $A_1$ | A | $DB_{7}$ | DB <sub>6</sub> | DB₅ | DB₄ | DB <sub>3</sub> | DB <sub>2</sub> | $DB_1$ | DB <sub>o</sub> | |-------|---|----------|-----------------|-----|-----------------|-----------------|-----------------|--------|-----------------| | L | L | L | L | н | Ac <sub>4</sub> | Ac <sub>3</sub> | Ac <sub>2</sub> | Acı | Ac <sub>o</sub> | Set the CG RAM address which consists of 5-bit of $Ac_4 \sim Ac_0$ . The data which will be transferred after this instruction is set shall be limited to the CG RAM data (character font data). #### (7) Function set Instruction set | | Ao | | | • | | | - | • | | |---|----|---|---|---|---|----------------|----------------|----------------|---| | L | L | L | Н | N | * | F <sub>1</sub> | F <sub>2</sub> | F <sub>3</sub> | * | \*: DON'T CARE #### • N (4-line/2-line) LCD line selection | N | LCD lines | | | |---|-------------|--|--| | L | 2-line mode | | | | Н | 4-line mode | | | ## F<sub>1</sub> (5 x 11 dots/5 x 7 dots) When $F_1 = H$ , 5 x 12 dots/font is selected. When $F_1 = L$ , 5 x 8 dots/font is selected. #### • F<sub>2</sub> (Font assignment of cursor line) When $F_2$ = L and if character code, which has a display dot on the cursor position, is selected, it is displayed on the cursor line of LCD. When $F_2$ = H and if character code, which has a display dot on the cursor position, is selected, cursor is displayed but the bit on the cursor position is not displayed. In case of CG RAM, however, this function is not applicable and the bit on the cursor position is also displayed. #### F<sub>3</sub> (Font shift of 'g, j, p, q, y') When $F_3 = H$ , the character font of 'g, j, p, q, y' is shifted to the downward by 1-bit. When $F_3 = L$ , display is same as that described in Table 2. This bit is only valid in case of $5 \times 12$ dots/font. #### Example ② $F_1 = H (5 \times 12 \text{ dots/font})$ $\mathfrak{F}_{2} = \mathsf{H}$ (5) F<sub>3</sub> = L $\bigcirc$ F<sub>3</sub> = H (5 x 12 dots/font only) ## (8) Display control Instruction code | _A <sub>1</sub> | Αo | $DB_{7}$ | DB <sub>6</sub> | DB, | DB <sub>4</sub> | $DB_3$ | $DB_2$ | $DB_1$ | $DB_0$ | |-----------------|----|----------|-----------------|-----|-----------------|--------|--------|--------|--------| | L | L | Н | Đ | С | В | uc | UB | * | * | \*: DON'T CARE #### • [ When D = H, display on the LCD is enabled. When D = L, display is disabled. When display was disabled by setting D at L, character code is the DD RAM does not change. So, when D becomes at H again, display is enabled immediately. #### • ( When C = H, cursor display appears. When C = L cursor display disappears. #### • E When B = H, blinking of character, on the position corresponding to the cursor position, starts. Blinking of all-dot's-on and character (and cursor)-on is performed alternately for every 409.6 ms in case of fosc = 500 kHz and $5 \times 8$ dots font configuration (every 614.4 ms in case of $5 \times 12$ dots font configuration) When B = L, blinking stops. Cursor and blinking can be set simultaneously. #### • UC When UC = H, underline is displayed on the cursor position. When UC = L, underline display is disabled. ## • UB When UB = H, blinking of character, on the position corresponding to the underline position, starts. Blinking of character stops when UB = L. Cursor, blink, underline and blinking of character on the underline can be set simultaneously. ## (9) CG RAM and DD RAM data write Instruction code | | A <sub>o</sub> | | | | | | | | | |---|----------------|----|-----------------|-----|-----------------|-----------------|-----|-----|-----| | L | Н | Dι | Dı <sub>6</sub> | D۱۶ | DI <sub>4</sub> | Dı <sub>3</sub> | Dı2 | Dı, | Dıo | Write the 8-bit data ( $D_{17} \sim D_{10}$ ) into either CG RAM or DD RAM. Determination of either CG RAM or DD RAM is made by the CC RAM address set or DD RAM address set which shall be set in advance. After the data was written into the RAM, it is incremented or decremented by 1 according to the entry mode of the address. Display shift will be also determined by the entry mode. ## ■ DOT MATRIX LCD CONTROLLER · MSM6262-01 ■- ## (10) DD RAM address set This instruction code set the DD RAM address, consists of 8-bit $(A_{1_2} \sim A_{1_0})$ . The data which is received after this instruction was set shall be limited to the DD RAM data (character code data). The address code other than below shall not be input. 2-line mode : 1st line $00 \sim 4F$ 2nd line $80 \sim CF$ 4-line mode: 1st line $00 \sim 27$ 2nd line 40 ~ 67 3rd line 80 ~ A7 4th line C0 ~ E7 ## (11) Underline data read | | | | $DB_7$ | | | | | | | | |------------------|---|---|--------|-----------------|-----|-----------------|-----------------|-----------------|-----------------|-----| | Instruction code | L | L | ULD | Do <sub>6</sub> | Do₅ | Do <sub>4</sub> | Do <sub>3</sub> | Do <sub>2</sub> | Do <sub>1</sub> | Do₀ | This instruction read the 8-bit data ( $Do_7 \sim Do_0$ ) from either CG RAM or DD RAM. Determination of CG RAM or DD RAM is made by the CG RAM address set or DD RAM set which shall be set in advance. The first data read by this instruction is a valid data. Normal data is read out from the second instruction onward if the read instruction was executed continuously. This instruction address will be incremented or decremented by 1 according to the entry mode. Display shift is not, however, performed. Underline data is output to DB<sub>7</sub> as either H (when display is on) or L (when display is off). The MSB of RAM data is not read. RAM data consists of 7-bit (DB $_{\rm o} \sim {\rm DB}_{\rm o}$ ) #### (12) CG RAM and DD RAM data read | _ | | | | DB <sub>6</sub> | | | | | | | |------------------|---|---|-----------------|-----------------|-----|-----|-----------------|-----------------|-----|-----| | Instruction code | L | н | Do <sub>7</sub> | Do <sub>6</sub> | Do₅ | Do₄ | Do <sub>3</sub> | Do <sub>2</sub> | Doı | Doo | This instruction read the 8-bit data ( $Do_7 \sim Do_0$ ) from either CG RAM or DD RAM. Determination of CG RAM or DD RAM is made by the CG RAM address set or DD RAM address set which shall be set in advance. CG RAM address set instruction or DD RAM address set instruction has to be input just before executing this read instruction. If it is not input, the first output of the data becomes invalid. When this read instruction is performed continuously, normal data is output from the 2nd data onward. In case of DD RAM data read, normal data is output from the first data without inputting the address set under the condition that cursor is moved by the cursor shift instruction. After reading the data, the address is incremented or decremented by 1 by the entry mode. The shift of the display, however, is not performed. #### (13) Address counter read This instruction read the 8-bit data ( $Ao_7 \sim Ao_0$ ). Address counter is determined by the address which shall be set in advance as it is used for both CG RAM and DD RAM. #### (14) Busy flag read | _ | $A_1$ | $A_{o}$ | • | $DB_6$ | | • | - | - | • | $DB_0$ | |------------------|-------|---------|-----|--------|-----------|-----|---|-----|---|--------| | Instruction code | н | Ι | B1F | B2F | CG/<br>DD | I/D | S | A/O | ם | UD | #### B1F (Busy 1 flag) When B1F = H, MSM6262GS is engaged in internal operation and next instruction is not accepted until when B1F becomes L. So, subsequent instruction has to be input after B1F is confirmed at L. During B1F = H, DB<sub>5</sub> $\sim$ DB<sub>0</sub> cannot be determined. #### B2F (Busy 2 flag) B2F indicates that MSM6262GS is engaged in its internal operation and it also indicates that the display starting line is under being revised. Instruction contents of B1F and B2F is same other than when setting the starting line of display. B2F = H indicates that MSM6262GS is engaged in its internal operation. B2F = L indicates that MSM6262GS in ready for accepting new instruction. Even when B2F = H, new instruction can be accepted if B1F = L, When the starting line of display is revised under this condition, the previous set data about starting line of display becomes invalid and the newly input data about starting line becomes valid. ## CG/DD (CG RAM/DD RAM) This bit indicates whether the address counter contents is CG RAM or DD RAM when B1F = L. CG RAM is selected when CG/DD = H, while DD RAM is selected when CG/DD = L. ## I/D (Increment/Decrement) This is the bit to set the increment or decrement when B1F = L. Increment is selected when I/D = H, while decrement is selected when I/D = L. #### • S (Shift) This is the bit to set the shift condition in the entry mode when B1F = L. Shift is set when S = H, while shift is disabled when S = L. #### D (Display) This is the bit to indicate whether the display, which was set by display control instruction, is on or off when B1F = L. ## UD (Underline) This is the bit to indicate the condition of underline or blinking on the underline, both of which were set by display control instruction, when B1F = L. When UD = H, either (or both of) underline display or blinking on the underline is being executed. When UD = L, it indicate neither of underline display nor blinking on the underline is performed. - 1 Power on. - 2 Wait for 15 msec or more after V<sub>DD</sub> become at 4.5 V. - 3 No busy 1 check (Check whether B1F = L or not) - 4 Set No. of lines, character font by instruction. (After this stage, function set instruction cannot be input.) - 5 No busy 1 check - 6 Set display-off by inputting display control instruction. - 7 No busy 1 check - 8 Input display clear - 9 No busy 1 check - 10 Set entry mode - 11 No busy 1 check - 12 Set following functions. Display on, Cursor, Blink, Underline Blink on the underline - 13 No busy 1 check - 14 Initialization complete ## TYPICAL APPLICATION ## • Interface with MSM6262GS and LCD driver When V<sub>LCD</sub> is within the voltage range of V<sub>DD</sub> $\sim$ V<sub>SS</sub>, MSM5259GS is recommendable as SEGMENT driver. When V<sub>LCD</sub> is beyond the voltage range of V<sub>DD</sub> $\sim$ V<sub>SS</sub>, MSM5839CGS is recommendable as SEGMENT driver. ## 1 2-line display mode 5 x 7 dots/font, 16 characters/line (Note: COM17 ~ COM48 should be left open) ## 2 2-line display mode 5 x 11 dots/font, 16 characters/line (Note: COM25 ~ COM48 should be left open) ## 3 4-line display mode 5 x 7 dots/font, 16 characters/line (Note: COM33 ~ COM48 should be left open) LCD COM1 000 8 00 000 **\*\*\*** 00000 00000 0000 \$ 8 8 8 **COM32** COM33 **COM48** MSM6262GS - O<sub>40</sub> O<sub>40</sub> O, -0, DI DO Dı Do40 CP MSM5839CGS MSM5839CGS CP СР LOAD DF Do20 DI21 LOAD DF DF LOAD Do<sub>20</sub> Di<sub>21</sub> #### 4-line display mode 4 5 x 11 dots, 16 characters/line # MSM6262GS, MSM5839CGS, Bias circuit connection ## • Example of bias circuit 1 $1/5 \sim 1/8$ bias example 1. | Bias | 1/5 | 1/6 | 1/7 | 1/8 | |------|-----|-----|-----|-----| | PR | R | 2R | 3R | 4R | V<sub>LCD</sub>; LCD driving voltage $1/5 \sim 1/8$ bias example 2. | Bias | 1/5 | 1/6 | 1/7 | 1/8 | |------|-----|-----|-----|-----| | RR | R | 2R | 3R | 4R | V<sub>LCD</sub>; LCD driving voltage ## • LCD duty and bias | No. of line | 2-1 | ine | 4-line | | | | |-------------|------|------|--------|------|--|--| | Duty | 1/16 | 1/24 | 1/32 | 1/48 | | | | Bias | 1/5 | 1/6 | 1/7 | 1/8 | | | Above are examples of relation between LCD duty and bias. Since it is subject to change depend on the characteristics of LCD panel, please use above as a reference value. The value of resistance on bias circuit is determined by the operational margin and power consumption. To make the power consumption lower, the value of resistance has to be bigger and this make the LCD driving output high and it causes the distortion on the LCD driving waveform. In case of large LCD panel, the value of the resistance should be much lower as the LCD capacity increase. To improve the distortion of LCD driving waveform, to connect by bass condensors parallely to the bias resistance, can be useful. But to connect a condensor of too big value causes the level shift of the bias voltage. So, it has to be determined carefully after checking experimentally. Followings are the reference value. $R = 2 \sim 10k\Omega$ $V_R = 10 \sim 50k\Omega$ $r = 200\Omega \sim 2k\Omega$ $c = 0.0022 \sim 0.047 \mu F$ ## **LCD Driving Waveform** Note: fosc = 500 kHz