Data Sheet May 6, 2005 FN8084.0 # Terminal Voltage 0V to 13.2V, 128 Taps I<sup>2</sup>C Interface The Intersil ISL95311 is a digitally controlled potentiometer (XDCP). The device consists of a resistor array, wiper switches, a control section, and nonvolatile memory. The wiper position is controlled by an $\rm I^2C$ interface. The potentiometer is implemented by a resistor array composed of 127 resistive elements and a wiper switching network. Between each element and at either end are tap points accessible to the wiper terminal. The wiper of the potentiometer has an associated volatile Wiper Counter Register (WR) and a non-volatile Initial Value Register (IVR) that can be directly written to and read by the user. The contents of the WR controls the position of the wiper on the resistor array through the switches. At power-up, the device recalls the contents of the IVR to the corresponding WR. The device can be used as a three-terminal potentiometer or as a two-terminal variable resistor in a wide variety of applications, including: - · LCD contrast control - · Parameter and bias adjustments - · Industrial and automotive control - · Mechanical pot replacement # **Ordering Information** | PART NUMBER | RESISTANCE OPTION $(\Omega)$ | TEMP<br>RANGE<br>(°C) | PACKAGE | |------------------------------|------------------------------|-----------------------|-------------------------| | ISL95311WIU10Z<br>(See Note) | 10K | -40 to +85 | 10-Ld MSOP<br>(Pb-Free) | | ISL95311UIU10Z<br>(See Note) | 50K | -40 to +85 | 10-Ld MSOP<br>(Pb-Free) | Add "-TK" suffix for tape and reel. NOTE: Intersil Pb-free plus anneal products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020. # **Features** - · Non-volatile solid-state potentiometer - I<sup>2</sup>C serial interface - DCP terminal voltage, 0V to +13.2V - 128 wiper tap points 0.8% resolution - Wiper position stored in nonvolatile memory and recalled on power-up - 127 resistive elements - Temperature compensated - Low wiper resistance 70Ω typical @ 3.3V - Low power CMOS - Standby current, 2µA @ V<sub>CC</sub> = +3.6V - · High reliability - Endurance, 200,000 data changes per bit - Register data retention 50 years @ T ≤ 75°C - R<sub>TOTAL</sub> values = 10kΩ, 50kΩ - 10-lead MSOP package - Pb-free plus anneal available (RoHS compliant) ## **Pinout** ISL95311 (10-LD MSOP) TOP VIEW # Block Diagram # Pin Descriptions | PIN NUMBER | SYMBOL | DESCRIPTION | | |------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------|--| | 1 | SDA | Data I/O for I <sup>2</sup> C serial interface; it has an open drain output and may be wire-or'd with other open drain active low outputs | | | 2 | GND | Ground | | | 3 | VCC | Positive logic supply voltage | | | 4 | A1 | Address select pin used to set the slave address for the I <sup>2</sup> C serial interface | | | 5 | A0 | Address select pin used to set the slave address for the I <sup>2</sup> C serial interface | | | 6 | R <sub>H</sub> | A fixed terminal for one end of the potentiometer resistor | | | 7 | RW | The wiper terminal which is equivalent to the movable terminal of a potentiometer | | | 8 | RL | A fixed terminal for one end of the potentiometer resistor | | | 9 | V+ | Positive bias voltage for the potentiometer wiper control | | | 10 | SCL | Clock input for the I <sup>2</sup> C serial interface | | intersil # **Absolute Maximum Ratings** #### # **Recommended Operating Conditions** | Temperature Range (Industrial) | 40°C to +85°C | |--------------------------------|---------------| | V <sub>CC</sub> | 2.7V to 5.5V | | V+ | 8.0V to 13.2V | | Wiper current of DCP | ±3.0mA | CAUTION: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only; functional operation of the device (at these or any other conditions above those listed in the operational sections of this specification) is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ## **Analog Specifications** Over recommended operating conditions unless otherwise stated. | SYMBOL | PARAMETER | TEST CONDITIONS | MIN | TYP<br>(Note 1) | MAX | UNIT | |-------------------------------------------------------------|------------------------------------------------------------|-------------------------------------------------------------------------------------|-----------|-----------------|------|-----------------| | R <sub>TOTAL</sub> | R <sub>H</sub> to R <sub>L</sub> resistance | W option | | 10 | | kΩ | | | | U option | | 50 | | kΩ | | | R <sub>H</sub> to R <sub>L</sub> resistance tolerance | | -20 | | +20 | % | | $V_{RH}$ | R <sub>H</sub> terminal voltage | V <sub>RL</sub> = 0V | 0 | | V+ | V | | R <sub>W</sub> | Wiper resistance | V+ = 12.0V, wiper current = V+ / R <sub>TOTAL</sub> | | 70 | 200 | Ω | | C <sub>H</sub> /C <sub>L</sub> /C <sub>W</sub><br>(Note 13) | Potentiometer Capacitance | | | 10/10/<br>25 | | pF | | I <sub>LkgDCP</sub> | Leakage on DCP pins | Voltage at pin from GND to V+ | | 0.1 | 1 | μΑ | | VOLTAGE DI | VIDER MODE (0V @ R <sub>L</sub> ; V+ @ R <sub>H</sub> ; me | easured at R <sub>W</sub> , unloaded) | | | | | | INL<br>(Note 6) | Integral non-linearity | | -1 | | 1 | LSB<br>(Note 2) | | DNL | Differential non-linearity | W option | -0.75 | | 0.75 | LSB<br>(Note 2) | | (Note 5) | | U option | -0.5 | | 0.5 | | | ZSerror | Zero-scale error | W option | 0 | 1 | 7 | LSB<br>(Note 2) | | (Note 3) | | U option | 0 | 0.5 | 2 | | | FSerror | Full-scale error | W option | -7 | -1 | 0 | LSB<br>(Note 2) | | (Note 4) | | U option | -2 | -1 | 0 | | | TC <sub>V</sub> (Note 7, 13) | Ratiometric Temperature Coefficient | DCP register set to 40 hex | | ±4 | | ppm/°C | | RESISTOR M | IODE (Measurements between R <sub>W</sub> and | I R <sub>L</sub> with R <sub>H</sub> not connected, or between R <sub>W</sub> and R | H with RL | not connect | ed) | | | RINL<br>(Note 11) | Integral non-linearity | DCP register set between 20 hex and 5F hex; monotonic over all tap positions | -1 | | 1 | MI<br>(Note 8) | | RDNL | Differential non-linearity | W option | -0.75 | | 0.75 | MI | | (Note 10) | | U option | -0.5 | | 0.5 | (Note 8 | | Roffset<br>(Note 9) | Offset | DCP Register set to 00 hex, W option | 0 | 1 | 7 | MI<br>(Note 8) | | | | DCP Register set to 00 hex, U option | 0 | 0.5 | 2 | MI<br>(Note 8) | | TC <sub>R</sub><br>(Note 12, 13) | Resistance Temperature Coefficient | DCP register set between 20 hex and 7F hex | | ±45 | | ppm/°C | **Operating Specifications** Over the recommended operating conditions unless otherwise specified. | SYMBOL | PARAMETER | TEST CONDITIONS | MIN | TYP<br>(Note 1) | MAX | UNIT | |-------------------------------|------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|--------------------------|-----------------|--------------------------|--------| | I <sub>CC1</sub> | V <sub>CC</sub> supply current, volatile write/read | $f_{SCL}$ = 400kHz; SDA = Open; (for I <sup>2</sup> C, active, read, and volatile write states only) | | | 1 | mA | | I <sub>CC2</sub> | V <sub>CC</sub> supply current, nonvolatile write | f <sub>SCL</sub> = 400kHz; SDA = Open; (for I <sup>2</sup> C, active, nonvolatile write states only) | | | 3 | mA | | I <sub>SB</sub> | V <sub>CC</sub> current, standby | $V_{CC}$ = +5.5V, I <sup>2</sup> C interface in standby state | | | 5 | μA | | | | V <sub>CC</sub> = +3.6V, I <sup>2</sup> C interface in standby state | | | 2 | μΑ | | I <sub>V+</sub> | V+ bias current | V+ = 13.2V, V <sub>CC</sub> = +5.5V | | | 1 | μA | | $I_{LkgDig}$ | Leakage current, at pins SDA, SCL, A0, and A1 pins | Voltage at pin from GND to V <sub>CC</sub> | -10 | | 10 | μΑ | | t <sub>DCP</sub><br>(Note 13) | DCP wiper response time | SCL falling edge of last bit of DCP data byte to wiper change | | | 1 | μs | | Vpor<br>(Note 13) | Power-on recall voltage | Minimum V <sub>CC</sub> at which memory recall occurs | 1.8 | | 2.6 | V | | VccRamp<br>(Note 10) | V <sub>CC</sub> ramp rate | | 0.2 | | | V/ms | | t <sub>D</sub><br>(Note 13) | Power-up delay | V <sub>CC</sub> above Vpor, to DCP initial value register recall completed, and I <sup>2</sup> C Interface in standby state | | | 3 | ms | | EPROM SP | ECS | | | | | | | | EEPROM endurance | | 200,000 | | | Cycles | | | EEPROM retention | Temperature ≤ 75°C | 50 | | | Years | | SERIAL INTE | ERFACE SPECS | | | | | | | $V_{IL}$ | A0, A1, SDA, and SCL input buffer LOW voltage | | -0.3 | | 0.3*<br>V <sub>CC</sub> | V | | $V_{IH}$ | A0, A1, SDA, and SCL input buffer<br>HIGH voltage | | 0.7*<br>V <sub>CC</sub> | | V <sub>CC</sub> +<br>0.3 | V | | Hysteresis | SDA and SCL input buffer hysteresis | | 0.05*<br>V <sub>CC</sub> | | | V | | V <sub>OL</sub> | SDA output buffer LOW voltage, sinking 4mA | | 0 | | 0.4 | V | | Cpin | A0, A1, SDA, and SCL pin capacitance | | | | 10 | pF | | f <sub>SCL</sub> | SCL frequency | | | | 400 | kHz | | t <sub>IN</sub> | Pulse width suppression time at SDA and SCL inputs | Any pulse narrower than the max spec is suppressed | | | 50 | ns | | t <sub>AA</sub> | SCL falling edge to SDA output data valid | SCL falling edge crossing 30% of $\rm V_{CC},$ until SDA exits the 30% to 70% of $\rm V_{CC}$ window | | | 900 | ns | | t <sub>BUF</sub> | Time the bus must be free before the start of a new transmission | SDA crossing 70% of $V_{CC}$ during a STOP condition, to SDA crossing 70% of $V_{CC}$ during the following START condition | 1300 | | | ns | | t <sub>LOW</sub> | Clock LOW time | Measured at the 30% of V <sub>CC</sub> crossing | 1300 | | | ns | | <sup>t</sup> HIGH | Clock HIGH time | Measured at the 70% of V <sub>CC</sub> crossing | 600 | | | ns | | <sup>t</sup> SU:STA | START condition setup time | SCL rising edge to SDA falling edge; both crossing 70% of $V_{CC}$ | 600 | | | ns | | <sup>t</sup> HD:STA | START condition hold time | From SDA falling edge crossing 30% of $V_{CC}$ to SCL falling edge crossing 70% of $V_{CC}$ | 600 | | | ns | # Operating Specifications Over the recommended operating conditions unless otherwise specified. (Continued) | SYMBOL | PARAMETER | TEST CONDITIONS | MIN | TYP<br>(Note 1) | MAX | UNIT | |-------------------------------|-----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|------------------|-----------------|-----|------| | t <sub>SU:DAT</sub> | Input data setup time | From SDA exiting the 30% to 70% of $\rm V_{CC}$ window, to SCL rising edge crossing 30% of $\rm V_{CC}$ | 100 | | | ns | | tHD:DAT | Input data hold time | From SCL rising edge crossing 30% of $V_{CC}$ to SDA entering the 30% to 70% of $V_{CC}$ window | 0 | | | ns | | t <sub>SU:STO</sub> | STOP condition setup time | From SCL rising edge crossing 70% of $\rm V_{CC}$ , to SDA rising edge crossing 30% of $\rm V_{CC}$ | 600 | | | ns | | t <sub>HD:STO</sub> | STOP condition setup time | From SDA rising edge to SCL falling edge. Both crossing 70% of $\rm V_{CC}$ | 600 | | | ns | | t <sub>DH</sub> | Output data hold time | From SCL falling edge crossing 30% of $V_{CC}$ , until SDA enters the 30% to 70% of $V_{CC}$ window | 0 | | | ns | | t <sub>R</sub> | SDA and SCL rise time | From 30% to 70% of $V_{\mbox{CC}}$ | 20 +<br>0.1 * Cb | | 250 | ns | | t <sub>F</sub> | SDA and SCL fall time | From 70% to 30% of V <sub>CC</sub> | 20 +<br>0.1 * Cb | | 250 | ns | | Cb | Capacitive loading of SDA or SCL | Total on-chip and off-chip | 10 | | 400 | pF | | Rpu | SDA and SCL bus pull-up resistor off-<br>chip | Maximum is determined by $t_R$ and $t_F$ ,<br>For Cb = 400pF, max is about 2~2.5kΩ.<br>For Cb = 40pF, max is about 15~20kΩ. | 1 | | | kΩ | | t <sub>WP</sub><br>(Notes 14) | Non-volatile write cycle time | | | 12 | 20 | ms | | t <sub>SU:A</sub> | A0, A1 setup time | Before START condition | 600 | | | ns | | t <sub>HD:A</sub> | A0, A1 hold time | After STOP condition | 600 | | | ns | # SDA vs SCL Timing # A0, A1 Pin Timing #### NOTES: - 1. Typical values are for T<sub>A</sub> = 25°C and 3.3V supply voltage. - 2. LSB: $[V(R_W)_{127} V(R_W)_0]/127$ . $V(R_W)_{127}$ and $V(R_W)_0$ are $V(R_W)$ for the DCP register set to 7F hex and 00 hex respectively. LSB is the incremental voltage when changing from one tap to an adjacent tap. - 3. ZS error = $V(R_W)_0 / LSB$ . - 4. FS error = $[V(R_W)_{127} V+]/LSB$ . - 5. DNL = $[V(R_W)_i V(R_W)_{i-1}]/LSB-1$ , for i = 1 to 127. i is the DCP register setting. - 6. $INL = V(R_W)_i (i \cdot LSB V(R_W)_0)$ for i = 1 to 127. 7. $$TC_{V} = \frac{Max(V(RW)_{i}) - Min(V(RW)_{i})}{[Max(V(RW)_{i}) + Min(V(RW)_{i})]/2} \times \frac{10^{6}}{125^{\circ}C}$$ for i = 16 to 120 decimal, T = -40°C to 85°C. Max() is the maximum value of the wiper voltage and Min () is the minimum value of the wiper voltage over the temperature range. - 8. MI = $|R_{127} R_0| / 127$ . $R_{127}$ and $R_0$ are the measured resistances for the DCP register set to 7F hex and 00 hex respectively. - 9. Roffset = $R_0/MI$ , when measuring between $R_W$ and $R_I$ . Roffset = $R_{127}$ / MI, when measuring between $R_W$ and $R_H$ . - 10. RDNL = $(R_i R_{i-1}) / MI$ , for i = 16 to 127. - 11. RINL = $[R_i (MI \cdot i) R_0] / MI$ , for i = 16 to 127. 12. $$TC_R = \frac{[Max(Ri) - Min(Ri)]}{[Max(Ri) + Min(Ri)]/2} \times \frac{10^6}{125^{\circ}C}$$ for i = 16 to 127, T = -40°C to 85°C. Max() is the maximum value of the resistance and Min () is the minimum value of the resistance over the temperature range. - 13. This parameter is not 100% tested. - 14. t<sub>WP</sub> is the minimum cycle time to be allowed for any non-volatile Write by the user, unless Acknowledge Polling is used. It is the time from a valid STOP condition at the end of a Write sequence of a I<sup>2</sup>C serial interface Write operation, to the end of the self-timed internal non-volatile write cycle. # Pin Descriptions #### Potentiometer Pins #### R<sub>H</sub> and R<sub>I</sub> $R_L$ and $R_H$ are referenced to the relative position of the wiper and not the voltage potential on the terminals. With WR set to 127, the wiper will be closest to R<sub>H</sub>, and with the WR set to 00, the wiper is closest to R<sub>I</sub>. # $R_{w}$ R<sub>W</sub> is the wiper terminal and is equivalent to the movable terminal of a mechanical potentiometer. The position of the wiper within the array is determined by the WR. #### Bus Interface Pins ## **SERIAL DATA INPUT/OUTPUT (SDA)** The SDA is a bidirectional serial data input/output pin for the I<sup>2</sup>C interface. It receives device address, operation code, wiper register address and data from a I<sup>2</sup>C external master device at the rising edge of the serial clock SCL, and it shifts out data after each falling edge of the serial clock SCL. SDA requires an external pull-up resistor, since it's an open drain input/output. #### **SERIAL CLOCK (SCL)** This input is the serial clock of the I<sup>2</sup>C serial interface. SCL requires an external pull-up resistor, since it's an open drain input. # **DEVICE ADDRESS (A1-A0)** The Address inputs are used to set the least significant 2 bits of the 8-bit I<sup>2</sup>C interface slave address. A match in the slave address serial data stream must be made with the Address input pins in order to initiate communication with the ISL95311. A maximum of 4 ISL95311 devices may occupy the I<sup>2</sup>C serial bus. # **Principles of Operation** The ISL95311 is an integrated circuit incorporating one DCP with their associated register, non-volatile memory, and a I<sup>2</sup>C serial interface providing direct communication between a host and the potentiometers and memory. The resistor array is comprised of 127 individual resistors connected in series. At either end of the array and between each resistor is an electronic switch between that point and the wiper. The wiper, when at either fixed terminal, acts like its mechanical equivalent and does not move beyond the last position. That is, the counter does not wrap around when clocked to either extreme. The electronic switches on the device operate in a "make before break" mode when the wiper changes tap positions. When the device is powered-down, the last wiper position stored will be maintained in the nonvolatile memory. When power is restored, the contents of the memory are recalled and the wiper is set to the value last stored. intersil FN8084.0 May 6, 2005 On applying power to the ISL95311, the $V_{CC}$ supply should have a monotonic ramp to the specified operating voltage. It is important that once $V_{CC}$ reaches 1V that it increases to at least 2.5V in less than 7.5ms (0.2V/ms). The ramp rate before and after these thresholds is not important. $V_{CC}$ must be applied prior to, or simultaneously, with V+. Under no condition should V+ be applied without $V_{CC}.$ While the sequence of applying V+ and $V_{CC}$ to the ISL95311 does not affect the proper recall of the wiper position, applying V+ before $V_{CC}$ powers the electronic switches of the DCP before the electronic switch control signals are applied. This can result in multiple electronic switches being turned on, which could load the power supply and cause brief, unexpected potentiometer wiper settings. To prevent unknown wiper positions on the ISL95311 on power down, it is recommended that V+ turn off before or simultaneously with V $_{\rm CC}$ . If V+ remains on after V $_{\rm CC}$ turns off, the wiper position can remain unchanged from its previous setting or it can go to an undefined state. # **DCP Description** The DCP is implemented with a combination of resistor elements and CMOS switches. The physical ends of the DCP are equivalent to the fixed terminals of a mechanical potentiometer (R<sub>H</sub> and R<sub>I</sub> pins). The R<sub>W</sub> pin is connected to intermediate nodes, and is equivalent to the wiper terminal of a mechanical potentiometer. The position of the wiper terminal within the DCP is controlled by a 7-bit volatile Wiper Register (WR). When the WR contains all zeroes (00h), the wiper terminal (R<sub>W</sub>) is closest to its "Low" terminal (R<sub>I</sub>). When the WR contains all ones (7Fh), the wiper terminal (R<sub>W</sub>) is closest to its "High" terminal (R<sub>H</sub>). As the value of the WR increases from all zeroes (00h) to all ones (7Fh), the wiper moves monotonically from the position closest to R<sub>I</sub> to the position closest to R<sub>H</sub>. At the same time, the resistance between $R_W$ and $R_L$ increases monotonically, while the resistance between R<sub>H</sub> and R<sub>W</sub> decreases monotonically. While the ISL95311 is being powered up, the WR is reset to 20h (64 decimal), which locates the $R_W$ at the center between $R_L$ and $R_H.$ Soon after the power supply voltage becomes large enough for reliable non-volatile memory reading, the ISL95311 reads the value stored on a non-volatile Initial Value Register (IVR) and loads it into the WR. The WR and IVR can be read from or written to directly using the I<sup>2</sup>C serial interface as described in the following sections. # **Memory Description** The ISL95311 contains 1 non-volatile byte know as the Initial Value Register (IVR). It is accessed by the I<sup>2</sup>C interface operations with Address 00h. The IVR contains the value which is loaded into the Volatile Wiper Register (WR) at power-up. The volatile WR, and the non-volatile IVR of a DCP are accessed with the same address. The Access Control Register (ACR) determines which word at address 00h is accessed (IVR or WR). The volatile ACR must be set as follows: When the ACR is all zeroes, which is the default at powerup: - A read operation to address 0 outputs the value of the non-volatile IVR. - A write operation to address 0 writes the identical values to the WR and IVR of the DCP. - When the ACR is 80h: - A read operation to address 0 outputs the value of the volatile WR. - A write operation to address 0 only writes to the volatile WR. It is not possible to write to an IVR without writing the same value to its WR. 00h and 80h are the only values that should be written to address 2. All other values are reserved and must not be written to address 2. TABLE 1. MEMORY MAP | ADDRESS | NON-VOLATILE | VOLATILE | | | | |---------|--------------|----------|--|--|--| | 2 | - | ACR | | | | | 1 | Reserved | | | | | | 0 | IVR | WR | | | | WR: Wiper Register, IVR: Initial value Register. The ISL95311 is pre-programmed with 40h in the IVR. # <sup>2</sup>C Serial Interface The ISL95311 supports a bidirectional bus oriented protocol. The protocol defines any device that sends data onto the bus as a transmitter and the receiving device as the receiver. The device controlling the transfer is a master and the device being controlled is the slave. The master always initiates data transfers and provides the clock for both transmit and receive operations. Therefore, the ISL95311 operates as a slave device in all applications. All communication over the $I^2C$ interface is conducted by sending the MSB of each byte of data first. ## **Protocol Conventions** Data states on the SDA line can change only during SCL LOW periods. SDA state changes during SCL HIGH are reserved for indicating START and STOP conditions (See Figure 1). On power-up of the ISL95311 the SDA pin is in the input mode. intersil FN8084.0 May 6, 2005 All I<sup>2</sup>C interface operations must begin with a START condition, which is a HIGH to LOW transition of SDA while SCL is HIGH. The ISL95311 continuously monitors the SDA and SCL lines for the START condition and does not respond to any command until this condition is met (See Figure 1). A START condition is ignored during the power-up sequence and during internal non-volatile write cycles. All I<sup>2</sup>C interface operations must be terminated by a STOP condition, which is a LOW to HIGH transition of SDA while SCL is HIGH (See Figure 1). A STOP condition at the end of a read operation, or at the end of a write operation to volatile bytes only places the device in its standby mode. A STOP condition during a write operation to a non-volatile byte, initiates an internal non-volatile write cycle. The device enters its standby state when the internal non-volatile write cycle is completed. An ACK, Acknowledge, is a software convention used to indicate a successful data transfer. The transmitting device, either master or slave, releases the SDA bus after transmitting eight bits. During the ninth clock cycle, the receiver pulls the SDA line LOW to acknowledge the reception of the eight bits of data (See Figure 2). The ISL95311 responds with an ACK after recognition of a START condition followed by a valid Identification Byte, and once again after successful receipt of an Address Byte. The ISL95311 also responds with an ACK after receiving a Data Byte of a write operation. The master must respond with an ACK after receiving a Data Byte of a read operation A valid Identification Byte contains 01010 as the five MSBs, and the following two bits matching the logic values present at pins A1, and A0. The LSB is in the Read/Write bit. Its value is "1" for a Read operation, and "0" for a Write operation. (See Table 2.) **TABLE 2. IDENTIFICATION BYTE FORMAT** Logic values at pins A1, and A0 respectively # Write Operation A Write operation requires a START condition, followed by a valid Identification Byte, a valid Address Byte, a Data Byte, and a STOP condition (See Figure 3). After each of the three bytes, the ISL95311 responds with an ACK. At this time, if the Data Byte is to be written only to volatile registers, then the device enters its standby state. If the Data Byte is to be written also to non-volatile memory, the ISL95311 begins its internal write cycle to non-volatile memory. During the internal non-volatile write cycle, the device ignores transitions at the SDA and SCL pins, and the SDA output is at a high impedance state. When the internal non-volatile write cycle is completed, the ISL95311 enters its standby state. The byte at address 02h determines if the Data Byte is to be written to volatile and/or non-volatile memory. (See "Memory Description" on page 7.) #### Data Protection A STOP condition also acts as a protection of non-volatile memory. A valid Identification Byte, Address Byte, and total number of SCL pulses act as a protection of both volatile and non-volatile registers. During a Write sequence, the Data Byte is loaded into an internal shift register as it is received. If the Address Byte is 0 or 2, the Data Byte is transferred to the Wiper Register (WR) or to the Access Control Register respectively, at the falling edge of the SCL pulse that loads the last bit (LSB) of the Data Byte. If the Address Byte is 0, and the Access Control Register is all zeros (default), then the STOP condition initiates the internal write cycle to non-volatile memory. # Read Operation A Read operation consists of a three byte instruction followed by one or more Data Bytes (See Figure 4). The master initiates the operation issuing the following sequence: a START, the Identification byte with the R/W bit set to "0", an Address Byte, a second START, and a second Identification byte with the R/W bit set to "1". After each of the three bytes, the ISL95311 responds with an ACK; then the ISL95311 transmits the Data Byte. The master then terminates the read operation (issuing a STOP condition) following the last bit of the Data Byte (See Figure 4). The byte at address 02h determines if the Data Bytes being read are from volatile or non-volatile memory. (See "Memory Description".) intersil FN8084.0 May 6, 2005 FIGURE 1. VALID DATA CHANGES, START, AND STOP CONDITIONS FIGURE 2. ACKNOWLEDGE RESPONSE FROM RECEIVER FIGURE 3. BYTE WRITE SEQUENCE FIGURE 4. READ SEQUENCE # Communicating with the ISL95311 There are 3 register addresses in the ISL95311, of which two can be used. Address 00h and address 02h are used to control the device. Address 01h is reserved and should not be used. Address 00h contains the nonvolatile Initial Value Register (IVR), and the volatile Wiper Register (WR). Address 02h contains only a volatile word and is used as a pointer to either the IVR or WR. See Table 1. ## Register Descriptions: Access Control The Access Control Register (ACR) is volatile and is at address 02h. It is 8-bits, and only the MSB is significant, all other bits should be zero (0). The ACR controls which word is accessed at register 00h as follows: 00h = Nonvolatile IVR 80h = Volatile WR All other bits of the ACR should be written to as zeros. Only the MSB can be either 0 or 1. Power-up default for this address is 00h. #### Register Description: IVR and WR The ISL95311 has a single potentiometer. The wiper of the potentiometer is controlled directly by the WR. Writes and reads can be made directly to this register to control and monitor the wiper position without any nonvolatile memory changes. This is done by setting address 02h to data 80h, then writing the data. The nonvolatile IVR stores the power-up value of the wiper. On power-up, the contents of the IVR are transferred to the WR. To write to the IVR, first address 02h is set to data 00h, then the data is written. Writing a new value to the IVR register will set a new power-up position for the wiper. Also, writing to this register will load the same value into the WR as the IVR. So, if a new value is loaded into the IVR, not only will the non-volatile IVR change, but the WR will also contain the same value after the write, and the wiper position will change. Reading from the IVR will not change the WR, if its contents are different. #### Example 1 ## Writing a new value (77h) to the IVR: (note that the WR will also reflect this new value since both registers get written to at the same time) #### Example 2 #### Reading from the WR: notes: A=acknowledge, x = data bit read intersil FN8084.0 May 6, 2005 # **Packaging Information** # 10 Lead MSOP, Package Code #### NOTES: - 1. Package dimensions conform to JEDEC specification MO-187BA. - Does not include mold flash, protrusion or gate burrs, mold flash protrusions or gate burrs shall not exceed 0.15 mm per side. - 3. Does not include interlead flash or protrusion. Interlead flash or protrusion shall not exceed 0.15 mm per side. - 4. 4 Does not include dambar protrusion. Allowable dambar protrusion shall be 0.8 mm. - 5. Lead span/stand-off height/coplanarity are considered as special characteristics. - 6. Controlling dimensions in inches [mm]. All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see www.intersil.com