# M74HC40103 # 8 STAGE PRESETTABLE SYNCHRONOUS DOWN COUNTER - HIGH SPEED : f<sub>MAX</sub> = 38MHz (TYP.) at V<sub>CC</sub> = 6V - LOW POWER DISSIPATION: $I_{CC} = 4\mu A(MAX.)$ at $T_A = 25$ °C - HIGH NOISE IMMUNITY: V<sub>NIH</sub> = V<sub>NIL</sub> = 28 % V<sub>CC</sub> (MIN.) - SYMMETRICAL OUTPUT IMPEDANCE: |I<sub>OH</sub>| = I<sub>OL</sub> = 4mA (MIN) - BALANCED PROPAGATION DELAYS: t<sub>PLH</sub> ≅ t<sub>PHL</sub> - WIDE OPERATING VOLTAGE RANGE: V<sub>CC</sub> (OPR) = 2V to 6V - PIN AND FUNCTION COMPATIBLE WITH 74 SERIES 40103 The M74HC40103 is an high speed CMOS 8-STAGE PRESETTABLE SYNCHRONOUS DOWN COUNTER fabricated with silicon gate C<sup>2</sup>MOS technology. The HC40103 consists of an 8 stage synchronous down counter with a single output which is active when the internal count is zero. The HC40103 contains a single 8-bit binary counter. This device has control inputs for enabling or disabling the clock, for clearing the counter to its maximum count, and for presetting the counter either synchronously or asynchronously. All control inputs and the CARRY-OUT / ZERO DETECT output are active low logic. In normal operation the counter is decremented by one count on each positive transition of the CLOCK. Counting is #### **ORDER CODES** | PACKAG<br>E | TUBE | T&R | |-------------|---------------|------------------| | DIP | M74HC40103B1R | | | SOP | M74HC40103M1R | M74HC40103RM13TR | | TSSOP | | M74HC40103TTR | inhibited when the CARRY-IN / COUNTER ENABLE (CI/CE) input is high. The CARRY-OUT / ZERO-DETECT (CO/ZD) output goes low when the count reaches zero if the CI/CE input is low, and remains low for one full clock period. When the SYNCHRONOUS PRESET-ENABLE (SPE) input is low, data at the J input is clocked into the counter on the next positive clock transition regardless of the state of the CI/CE input. When the ASYNCHRONOUS PRESET-ENABLE (APE) input is low, data at the J inputs is asynchronously forced into the counter regardless of the state of the SPE CI/CE or CLOCK inputs. J input J0-J7 represent a singular 8-bit binary word. When the CLEAR, CLR input is low, the counter is asynchronously cleared to its maximum count #### PIN CONNECTION AND IEC LOGIC SYMBOLS September 2001 1/16 (255<sub>10</sub>) regardless of the state of any other input. The precedence relationship between control input is indicated in the truth table. If all control inputs are high at the time of zero count, the counters will jump to the maximum count giving a #### INPUT AND OUTPUT EQUIVALENT CIRCUIT counting sequence of 256 clock pulses long. The HC40103 may be cascaded using the CI/CE input and the CO/ZD output, in either a synchronous or ripple mode. All inputs are equipped with protection circuits against static discharge and transient excess voltage. #### **PIN DESCRIPTION** | PIN No | SYMBOL | NAME AND FUNCTION | |-------------------------------|----------|--------------------------------------------------| | 1 | CLOCK | Clock Input (LOW to HIGH edge triggered) | | 2 | CLEAR | Asynchronous Master<br>Reset Input (Active Low) | | 3 | CI/CE | Terminal Enable Input | | 4, 5, 6, 7, 10,<br>11, 12, 13 | J0 to J9 | Jam Inputs | | 9 | APE | Asynchronous Preset<br>Enable Inputs(Active Low) | | 14 | CO/ZD | Terminal Count Output (Active Low) | | 15 | SPE | Synchronous Preset<br>Enable Input (Active Low) | | 8 | GND | Ground (0V) | | 16 | Vcc | Positive Supply Voltage | #### **TRUTH TABLE** | C | ONTRO | L INPUTS | 8 | MODE | FUNCTIONAL DESCRIPTION | | | | | |-------|-------|----------|-------|------------------------|----------------------------------------------------------|--|--|--|--| | CLEAR | APE | SPE | CI/CE | WODE | FUNCTIONAL DESCRIPTION | | | | | | Н | Н | Н | Н | COUNT INHIBIT | EVEN IF CLOCK IS GIVEN, NO COUNT IS MADE | | | | | | Н | Н | Н | L | REGULAR COUNT | DOWN COUNT AT RISING EDGE OF CLOCK | | | | | | Н | Η | L | Х | SYNCHRONOUS<br>PRESET | DATA OF PI TERMINAL IS PRESET AT RISING<br>EDGE OF CLOCK | | | | | | Н | L | Х | Х | ASYNCHRONOUS<br>PRESET | DATA OF PI TERMINAL IS ASYNCHRONOUSLY PRESET TO CLOCK | | | | | | L | Χ | Х | Х | CLEAR | COUNTER IS SET TO MAXIMUM COUNT | | | | | X : Don't Care Maximum Count is "255" ## **LOGIC DIAGRAM** ## **TIMING CHART** ## **ABSOLUTE MAXIMUM RATINGS** | Symbol | Parameter | Value | Unit | |-------------------------------------|--------------------------------------|-------------------------------|------| | V <sub>CC</sub> | Supply Voltage | -0.5 to +7 | V | | V <sub>I</sub> | DC Input Voltage | -0.5 to V <sub>CC</sub> + 0.5 | V | | Vo | DC Output Voltage | -0.5 to V <sub>CC</sub> + 0.5 | V | | I <sub>IK</sub> | DC Input Diode Current | ± 20 | mA | | I <sub>OK</sub> | DC Output Diode Current | ± 20 | mA | | Io | DC Output Current | ± 25 | mA | | I <sub>CC</sub> or I <sub>GND</sub> | DC V <sub>CC</sub> or Ground Current | ± 50 | mA | | P <sub>D</sub> | Power Dissipation | 500(*) | mW | | T <sub>stg</sub> | Storage Temperature | -65 to +150 | °C | | T <sub>L</sub> | Lead Temperature (10 sec) | 300 | °C | Absolute Maximum Ratings are those values beyond which damage to the device may occur. Functional operation under these conditions is not implied (\*) 500mW at 65 °C; derate to 300mW by 10mW/°C from 65°C to 85°C #### **RECOMMENDED OPERATING CONDITIONS** | Symbol | Parameter | | Value | Unit | |-----------------|--------------------------|------------------------|----------------------|------| | V <sub>CC</sub> | Supply Voltage | | 2 to 6 | V | | VI | Input Voltage | | 0 to V <sub>CC</sub> | V | | Vo | Output Voltage | 0 to V <sub>CC</sub> | V | | | T <sub>op</sub> | Operating Temperature | | -55 to 125 | °C | | | Input Rise and Fall Time | V <sub>CC</sub> = 2.0V | 0 to 1000 | ns | | $t_r$ , $t_f$ | | $V_{CC} = 4.5V$ | 0 to 500 | ns | | | | $V_{CC} = 6.0V$ | 0 to 400 | ns | ## **DC SPECIFICATIONS** | | | Т | est Condition | | | | Value | | | | | |-----------------|-----------------------------|-----------------|-----------------------------------------|------------------------------|------|-------|--------|------|--------|-------|------| | Symbol | Parameter | v <sub>cc</sub> | | T <sub>A</sub> = 25°C -40 to | | | -40 to | 85°C | -55 to | 125°C | Unit | | | | (V) | | Min. | Тур. | Max. | Min. | Max. | Min. | Max. | | | V <sub>IH</sub> | High Level Input | 2.0 | | 1.5 | | | 1.5 | | 1.5 | | | | | Voltage | 4.5 | | 3.15 | | | 3.15 | | 3.15 | | V | | | | 6.0 | | 4.2 | | | 4.2 | | 4.2 | | | | $V_{IL}$ | Low Level Input | 2.0 | | | | 0.5 | | 0.5 | | 0.5 | | | | Voltage | 4.5 | | | | 1.35 | | 1.35 | | 1.35 | V | | | | 6.0 | | | | 1.8 | | 1.8 | | 1.8 | | | V <sub>OH</sub> | High Level Output | 2.0 | I <sub>O</sub> =-20 μA | 1.9 | 2.0 | | 1.9 | | 1.9 | | | | | Voltage | 4.5 | I <sub>O</sub> =-20 μA | 4.4 | 4.5 | | 4.4 | | 4.4 | | | | | | 6.0 | I <sub>O</sub> =-20 μA | 5.9 | 6.0 | | 5.9 | | 5.9 | | V | | | | 4.5 | I <sub>O</sub> =-4.0 mA | 4.18 | 4.31 | | 4.13 | | 4.10 | | | | | | 6.0 | I <sub>O</sub> =-5.2 mA | 5.68 | 5.8 | | 5.63 | | 5.60 | | | | V <sub>OL</sub> | Low Level Output | 2.0 | I <sub>O</sub> =20 μA | | 0.0 | 0.1 | | 0.1 | | 0.1 | | | | Voltage | 4.5 | I <sub>O</sub> =20 μA | | 0.0 | 0.1 | | 0.1 | | 0.1 | | | | | 6.0 | I <sub>O</sub> =20 μA | | 0.0 | 0.1 | | 0.1 | | 0.1 | V | | | | 4.5 | I <sub>O</sub> =4.0 mA | | 0.17 | 0.26 | | 0.33 | | 0.40 | | | | | 6.0 | I <sub>O</sub> =5.2 mA | | 0.18 | 0.26 | | 0.33 | | 0.40 | | | I <sub>I</sub> | Input Leakage<br>Current | 6.0 | V <sub>I</sub> = V <sub>CC</sub> or GND | | | ± 0.1 | | ± 1 | | ± 1 | μΑ | | I <sub>CC</sub> | Quiescent Supply<br>Current | 6.0 | $V_I = V_{CC}$ or GND | | | 4 | | 40 | | 80 | μΑ | # AC ELECTRICAL CHARACTERISTICS ( $C_L = 50 \text{ pF}$ , Input $t_r = t_f = 6 \text{ns}$ ) | | | 7 | est Condition | | | | Value | | | | | |-----------------------------------|-----------------------|-----------------|---------------|-----------------------|------|------|-------------|------|--------|-------|------| | Symbol | Parameter | V <sub>CC</sub> | | T <sub>A</sub> = 25°C | | | -40 to 85°C | | -55 to | 125°C | Unit | | | | (V) | Min. | Тур. | Max. | Min. | Max. | Min. | Max. | | | | t <sub>TLH</sub> t <sub>THL</sub> | Output Transition | 2.0 | | | 30 | 75 | | 95 | | 110 | | | | Time | 4.5 | | | 8 | 15 | | 19 | | 22 | ns | | | | 6.0 | | | 7 | 13 | | 16 | | 19 | | | t <sub>PLH</sub> t <sub>PHL</sub> | Propagation Delay | 2.0 | | | 96 | 185 | | 230 | | 280 | | | | Time | 4.5 | | | 24 | 37 | | 46 | | 56 | ns | | | (CK - CO/ZD) | 6.0 | | | 20 | 31 | | 39 | | 47 | | | t <sub>PLH</sub> t <sub>PHL</sub> | Propagation Delay | 2.0 | | | 116 | 225 | | 280 | | 340 | | | | Time<br>(APE - CO/ZD) | 4.5 | | | 29 | 45 | | 56 | | 68 | ns | | | (APE - CO/ZD) | 6.0 | | | 25 | 38 | | 48 | | 57 | | | t <sub>PLH</sub> t <sub>PHL</sub> | Propagation Delay | 2.0 | | | 104 | 200 | | 250 | | 300 | | | | Time<br>(CL - CO/ZD) | 4.5 | | | 26 | 40 | | 50 | | 60 | ns | | | (CL - CO/ZD) | 6.0 | | | 22 | 34 | | 43 | | 51 | | | t <sub>PLH</sub> t <sub>PHL</sub> | Propagation Delay | 2.0 | | | 48 | 95 | | 120 | | 145 | | | | Time (OLIGE | 4.5 | | | 12 | 19 | | 24 | | 29 | ns | | | (CI/CE - CO/ZD) | 6.0 | | | 10 | 16 | | 20 | | 24 | | | | | Test Condition | | | | Value | | | | | |--------------------|--------------------|-----------------|------|----------------------|------|--------|------|--------|-------|------| | Symbol | Parameter | v <sub>cc</sub> | 1 | _ <sub>A</sub> = 25° | C | -40 to | 85°C | -55 to | 125°C | Unit | | | | (V) | Min. | Тур. | Max. | Min. | Max. | Min. | Max. | | | f <sub>MAX</sub> | Maximum Clock | 2.0 | 4 | 8 | | 3 | | 2.6 | | | | | Frequency | 4.5 | 20 | 32 | | 16 | | 13 | | MHz | | | | 6.0 | 24 | 38 | | 19 | | 15 | | | | t <sub>W</sub> | Clock Pulse Width | 2.0 | 150 | 20 | | 195 | | 235 | | | | | HIGH or LOW | 4.5 | 30 | 7 | | 36 | | 45 | | ns | | | | 6.0 | 25 | 5 | | 32 | | 40 | | | | t <sub>W</sub> | CLEAR Pulse | 2.0 | 115 | 35 | | 140 | | 175 | | | | | Width LOW | 4.5 | 20 | 12 | | 28 | | 35 | | ns | | | | 6.0 | 19 | 10 | | 24 | | 30 | | | | t <sub>W</sub> | Preset Enable | 2.0 | 115 | 31 | | 140 | | 175 | | | | | Pulse Width APE, | 4.5 | 20 | 11 | | 28 | | 35 | | ns | | | LOW | 6.0 | 19 | 9 | | 24 | | 30 | | | | t <sub>REM</sub> | Removal time | 2.0 | 47 | 12 | | 62 | | 70 | | | | | CLEAR to CLOCK | 4.5 | 9 | 4 | | 12 | | 13 | | ns | | | or APE to CLOCK | 6.0 | 8 | 3 | | 10 | | 11 | | | | t <sub>SETUP</sub> | Set Up Time SPE | 2.0 | 70 | 20 | | 90 | | 110 | | | | 02.0. | to CLOCK | 4.5 | 13 | 7 | | 16 | | 20 | | ns | | | | 6.0 | 11 | 5 | | 15 | | 16 | | | | t <sub>SETUP</sub> | Set Up Time CI/CE | 2.0 | 140 | 40 | | 175 | | 205 | | | | | to CLOCK | 4.5 | 27 | 14 | | 36 | | 42 | | ns | | | | 6.0 | 23 | 12 | | 31 | | 36 | | | | t <sub>SETUP</sub> | Set Up Time Jn to | 2.0 | 72 | 20 | | 92 | | 105 | | | | | CLOCK | 4.5 | 14 | 8 | | 18 | | 20 | | ns | | | | 6.0 | 12 | 6 | | 15 | | 18 | | | | t <sub>hold</sub> | Hold Time SPE to | 2.0 | -14 | 0 | | 0 | | 0 | | | | | CLOCK | 4.5 | -5 | 0 | | 0 | | 0 | | ns | | | | 6.0 | -4 | 0 | | 0 | | 0 | | | | t <sub>hold</sub> | Hold Time CI/CE to | 2.0 | -30 | 0 | | 0 | İ | 0 | | | | | CLOCK | 4.5 | -11 | 0 | | 0 | İ | 0 | | ns | | | | 6.0 | -9 | 0 | | 0 | İ | 0 | | | | t <sub>hold</sub> | Hold Time Jn to | 2.0 | -17 | 0 | | 0 | İ | 0 | | | | | CLOCK | 4.5 | -6 | 0 | | 0 | | 0 | | ns | | | | 6.0 | -5 | 0 | | 0 | | 0 | | | ## **CAPACITIVE CHARACTERISTICS** | | | | Test Condition | | Value | | | | | | | |-----------------|----------------------------------------------|-----------------|----------------|------|--------------------|------|--------|------|--------|-------|------| | Symbol | Parameter | V <sub>CC</sub> | | T, | <sub>A</sub> = 25° | С | -40 to | 85°C | -55 to | 125°C | Unit | | | | (V) | | Min. | Тур. | Max. | Min. | Max. | Min. | Max. | | | C <sub>IN</sub> | Input Capacitance | 5.0 | | | 5 | 10 | | 10 | | 10 | pF | | C <sub>PD</sub> | Power Dissipation<br>Capacitance (note<br>1) | 5.0 | | | 60 | | | | | | pF | <sup>1)</sup> $C_{PD}$ is defined as the value of the IC's internal equivalent capacitance which is calculated from the operating current consumption without load. (Refer to Test Circuit). Average operating current can be obtained by the following equation. $I_{CC(opr)} = C_{PD} \times V_{CC} \times f_{IN} + I_{CC}$ #### **FUNCTIONAL DESCRIPTION** This device is an 8-stage presettable synchronous down counter. Carry Out/Zero Detect (CO/ZD) is output at the "L" level for the period of 1 bit when the readout becomes "0". This device adopts 8-bit-binary counter decimal notation, making setting up to 255 counts possible. #### **COUNT OPERATION** At the "H" level of control input of CLEAR, SPE and APE, the counter carriers out down count operation one by one at the rise of pulse given to CLOCK input. Count operation can be inhibited by setting Carry Input/Clock Enable CI/CE to the "H" level. CO/ZD is output at the "L" level when the readout becomes "0" but is <u>not output</u> even if the readout becomes "0" when <u>CI/CE</u> is at the "H" level, thus maintaining the "H" level. Synchronous cascade operation can be carried out by using CI/CE input and CO/ZD output. The contents of count jump to maximum count (255) if clock is given when the readout is "0". Therefore, operation of 256-frequency division is carried out when clock input alone is given without various kinds of preset operation. #### PRESET AND RESET OPERATION When Clear (CLEAR) input is set to the "L" level, the readout is set to the maximum count independently When of other inputs. Asynchronous Preset Enable (APE) input is set to the "L" level, readouts given on J0 to J7 can be preset asynchronously to the counter independently of inputs other than CLEAR input. When Synchronous Preset Enable (SPE) is set to the "L" level the readouts given on J0 to J7 can be preset to counter synchronously with the rise of clock. As to these operation mode, refer to the truth table. | | | | INPUTS | | | OUTPUT | |-------|-----|-----|--------|----|-------|--------| | CLEAR | APE | SPE | J | TE | CLOCK | Qn + 1 | | L | Χ | Х | Χ | Х | Х | L | | Н | L | Х | L | Х | Х | L | | Н | L | X | Н | Х | X | Н | | Н | Н | L | L | Х | 7 | L | | Н | Н | L | Н | Х | | Н | | Н | Н | L | Х | Х | L | Qn | | Н | Н | Н | Х | L | L | Qn | | Н | Н | Н | Х | Н | X | Qn | #### **TYPICAL APPLICATIONS** ### PROGRAMMABLE DIVIDE-BY-N COUNTER ## **PARALLEL CARRY CASCADING** \* At synchronous cascade connection, huzzerd occurs at C0 output after its second stage when digit place changes, due to delay arrival. Therefore, take gate from HC32 or the like, not from C0 output at the rear stage directly ## **PROGRAMMABLE TIMER** The above formula does not take into account the phase of clock input. Therefore, the real pulse width is the distance between the above formula- $1/f_{IN}$ ~ The above formula ## **TEST CIRCUIT** $C_L$ = 50pF or equivalent (includes jig and probe capacitance) $R_T$ = $Z_{OUT}$ of pulse generator (typically $50\Omega$ ) ## WAVEFORM 1: PROPAGATION DELAY TIME (f=1MHz; 50% duty cycle) WAVEFORM 2: PROPAGATION DELAY, MINIMUM PULSE WIDTH AND REMOVAL TIME (f=1MHz; 50% duty cycle) **WAVEFORM 3: PROPAGATION DELAY, MINIMUM PULSE WIDTH AND REMOVAL TIME** (f=1MHz; 50% duty cycle) WAVEFORM 4: PROPAGATION DELAY TIME (f=1MHz; 50% duty cycle) WAVEFORM 5: MINIMUM SETUP TIME (f=1MHz; 50% duty cycle) ## WAVEFORM 6: MINIMUM SETUP TIME (f=1MHz; 50% duty cycle) # Plastic DIP-16 (0.25) MECHANICAL DATA | DIM | | mm. | | | inch | | | | | |------|------|-------|------|-------|-------|-------|--|--|--| | DIM. | MIN. | TYP | MAX. | MIN. | TYP. | MAX. | | | | | a1 | 0.51 | | | 0.020 | | | | | | | В | 0.77 | | 1.65 | 0.030 | | 0.065 | | | | | b | | 0.5 | | | 0.020 | | | | | | b1 | | 0.25 | | | 0.010 | | | | | | D | | | 20 | | | 0.787 | | | | | E | | 8.5 | | | 0.335 | | | | | | е | | 2.54 | | | 0.100 | | | | | | e3 | | 17.78 | | | 0.700 | | | | | | F | | | 7.1 | | | 0.280 | | | | | I | | | 5.1 | | | 0.201 | | | | | L | | 3.3 | | | 0.130 | | | | | | Z | | | 1.27 | | | 0.050 | | | | # **SO-16 MECHANICAL DATA** | DIM | | mm. | | | inch | | |------|------|------|------|--------|-------|-------| | DIM. | MIN. | TYP | MAX. | MIN. | TYP. | MAX. | | Α | | | 1.75 | | | 0.068 | | a1 | 0.1 | | 0.2 | 0.003 | | 0.007 | | a2 | | | 1.65 | | | 0.064 | | b | 0.35 | | 0.46 | 0.013 | | 0.018 | | b1 | 0.19 | | 0.25 | 0.007 | | 0.010 | | С | | 0.5 | | | 0.019 | | | c1 | | | 45° | (typ.) | • | • | | D | 9.8 | | 10 | 0.385 | | 0.393 | | Е | 5.8 | | 6.2 | 0.228 | | 0.244 | | е | | 1.27 | | | 0.050 | | | e3 | | 8.89 | | | 0.350 | | | F | 3.8 | | 4.0 | 0.149 | | 0.157 | | G | 4.6 | | 5.3 | 0.181 | | 0.208 | | L | 0.5 | | 1.27 | 0.019 | | 0.050 | | М | | | 0.62 | | | 0.024 | | S | | - | 8° ( | max.) | | 4 | # **TSSOP16 MECHANICAL DATA** | DIM. | mm. | | | inch | | | |------|------|----------|------|-------|------------|--------| | | MIN. | TYP | MAX. | MIN. | TYP. | MAX. | | А | | | 1.2 | | | 0.047 | | A1 | 0.05 | | 0.15 | 0.002 | 0.004 | 0.006 | | A2 | 0.8 | 1 | 1.05 | 0.031 | 0.039 | 0.041 | | b | 0.19 | | 0.30 | 0.007 | | 0.012 | | С | 0.09 | | 0.20 | 0.004 | | 0.0089 | | D | 4.9 | 5 | 5.1 | 0.193 | 0.197 | 0.201 | | E | 6.2 | 6.4 | 6.6 | 0.244 | 0.252 | 0.260 | | E1 | 4.3 | 4.4 | 4.48 | 0.169 | 0.173 | 0.176 | | е | | 0.65 BSC | | | 0.0256 BSC | | | К | 0° | | 8° | 0° | | 8° | | L | 0.45 | 0.60 | 0.75 | 0.018 | 0.024 | 0.030 | Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. © The ST logo is a registered trademark of STMicroelectronics © 2001 STMicroelectronics - Printed in Italy - All Rights Reserved STMicroelectronics GROUP OF COMPANIES Australia - Brazil - China - Finland - France - Germany - Hong Kong - India - Italy - Japan - Malaysia - Malta - Morocco Singapore - Spain - Sweden - Switzerland - United Kingdom © http://www.st.com