

# **SPT7755**

# 8-BIT, 750 MSPS, FLASH A/D CONVERTER

#### **TECHNICAL DATA**

# NOVEMBER 30, 2001

#### **FEATURES**

- 1:2 Demuxed ECL compatible outputs
- Wide input bandwidth 900 MHz
- Low input capacitance 15 pF
- Metastable errors reduced to 1 LSB
- · Monolithic for low cost
- · Gray code output

# APPLICATIONS

- · Digital oscilloscopes
- · Transient capture
- Radar, EW, ECM
- · Direct RF down-conversion

#### **GENERAL DESCRIPTION**

The SPT7755 is a full parallel (flash) analog-to-digital converter capable of digitizing full scale (0 to -2 V) inputs into eight-bit digital words at an update rate of 750 MSPS. The ECL-compatible outputs are demultiplexed into two separate output banks, each with differential data ready outputs to ease the task of data capture. The SPT7755's wide input bandwidth and low capacitance eliminate the need

for external track-and-hold amplifiers for most applications. A proprietary decoding scheme reduces metastable errors to the 1 LSB level. The SPT7755 operates from a single – 5.2 V supply, with a nominal power dissipation of 5.5 W.

The SPT7755 is available in an 80-lead surface-mount MQuad package over the industrial temperature range (-25 °C to +85 °C) and in die form.



# ABSOLUTE MAXIMUM RATINGS (Beyond which damage may occur)1 25 °C

| Α |
|---|
|   |
|   |
| С |
| С |
| С |
| С |
| C |

**Note:** 1. Operation at any Absolute Maximum Rating is not implied. See Electrical Specifications for proper nominal applied conditions in typical applications.

Storage Temperature ...... -65 to +150 °C

### **ELECTRICAL SPECIFICATIONS**

Reference Current V<sub>RT</sub> to V<sub>RB</sub> ......35 mA

 $T_{J} = T_{C} = T_{A} = +25 \, ^{\circ}\text{C} \text{ , V}_{EE} = -5.2 \, \text{ V, V}_{RB} = -2.0 \, \text{ V, V}_{RM} = -1.0 \, \text{ V, V}_{RT} = 0.00 \, \text{V, } \\ f_{CLK} = 750 \, \text{MHz, Duty Cycle} = 50\%, \text{ unless otherwise specified.} \\ f_{CLK} = 750 \, \text{MHz, Duty Cycle} = 50\%, \text{ unless otherwise specified.} \\ f_{CLK} = 750 \, \text{MHz, Duty Cycle} = 50\%, \text{ unless otherwise specified.} \\ f_{CLK} = 750 \, \text{MHz, Duty Cycle} = 50\%, \text{ unless otherwise specified.} \\ f_{CLK} = 750 \, \text{MHz, Duty Cycle} = 50\%, \text{ unless otherwise specified.} \\ f_{CLK} = 750 \, \text{MHz, Duty Cycle} = 50\%, \text{ unless otherwise specified.} \\ f_{CLK} = 750 \, \text{MHz, Duty Cycle} = 50\%, \text{ unless otherwise specified.} \\ f_{CLK} = 750 \, \text{MHz, Duty Cycle} = 50\%, \text{ unless otherwise specified.} \\ f_{CLK} = 750 \, \text{MHz, Duty Cycle} = 50\%, \text{ unless otherwise specified.} \\ f_{CLK} = 750 \, \text{MHz, Duty Cycle} = 50\%, \text{ unless otherwise specified.} \\ f_{CLK} = 750 \, \text{MHz, Duty Cycle} = 50\%, \text{ unless otherwise specified.} \\ f_{CLK} = 750 \, \text{MHz, Duty Cycle} = 50\%, \text{ unless otherwise specified.} \\ f_{CLK} = 750 \, \text{MHz, Duty Cycle} = 50\%, \text{ unless otherwise specified.} \\ f_{CLK} = 750 \, \text{MHz, Duty Cycle} = 50\%, \text{ unless otherwise specified.} \\ f_{CLK} = 750 \, \text{MHz, Duty Cycle} = 50\%, \text{ unless otherwise specified.} \\ f_{CLK} = 750 \, \text{MHz, Duty Cycle} = 50\%, \text{ unless otherwise specified.} \\ f_{CLK} = 750 \, \text{MHz, Duty Cycle} = 50\%, \text{ unless otherwise specified.} \\ f_{CLK} = 750 \, \text{MHz, Duty Cycle} = 50\%, \text{ unless otherwise specified.} \\ f_{CLK} = 750 \, \text{MHz, Duty Cycle} = 50\%, \text{ unless otherwise specified.} \\ f_{CLK} = 750 \, \text{MHz, Duty Cycle} = 50\%, \text{ unless otherwise specified.} \\ f_{CLK} = 750 \, \text{MHz, Duty Cycle} = 50\%, \text{ unless otherwise specified.} \\ f_{CLK} = 750 \, \text{MHz, Duty Cycle} = 50\%, \text{ unless otherwise specified.} \\ f_{CLK} = 750 \, \text{MHz, Duty Cycle} = 50\%, \text{ unless otherwise specified.} \\ f_{CLK} = 750 \, \text{MHz, Duty Cycle} = 50\%, \text{ unless otherwise specified.} \\ f_{CLK} = 750 \, \text{MHz, Duty Cycle} = 50\%, \text{ unless otherwise specified.} \\ f_{CL$ 

| PARAMETERS                                                                                                                                                                                                                                                                                                                                                       | TEST<br>CONDITIONS                              | TEST<br>LEVEL                         | MIN                                | SPT7755 <i>i</i><br>TYP       | A<br>MAX            | MIN                                | SPT7755E<br>TYP               | MAX                 | UNITS                                           |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|---------------------------------------|------------------------------------|-------------------------------|---------------------|------------------------------------|-------------------------------|---------------------|-------------------------------------------------|
| Resolution                                                                                                                                                                                                                                                                                                                                                       |                                                 |                                       |                                    | 8                             |                     |                                    | 8                             |                     | Bits                                            |
| DC Accuracy Integral Linearity Error (ILE) Differential Linearity Error (DLE) No Missing Codes                                                                                                                                                                                                                                                                   | $f_{\rm CLK}$ = 100 kHz $f_{\rm CLK}$ = 100 kHz | I<br>I                                | -1.0<br>-0.85                      | Guarantee                     | +1.0<br>+0.95       | -1.5<br>-0.95                      | Guarantee                     | +1.5<br>+1.5<br>d   | LSB<br>LSB                                      |
| Analog Input Input Voltage Range Input Bias Current Input Resistance Input Capacitance Input Bandwidth Small Signal Large Signal Offset Error V <sub>RT</sub> Offset Error V <sub>RB</sub> Input Slew Rate Clock Synchronous                                                                                                                                     | V <sub>IN</sub> =0 V<br>Over Full Input Range   | <br>  V<br>  V<br>  V<br>  IV<br>  IV | V <sub>RB</sub> -30 -30            | .75<br>15<br>15<br>900<br>500 | V <sub>RT</sub> 2.0 | V <sub>RB</sub> -30 -30            | .75<br>15<br>15<br>900<br>500 | V <sub>RT</sub> 2.0 | V<br>mA<br>kΩ<br>pF<br>MHz<br>MHz<br>mV<br>v/ns |
| Input Currents                                                                                                                                                                                                                                                                                                                                                   |                                                 | V                                     |                                    | 2                             |                     |                                    | 2                             |                     | μA                                              |
| Reference Input Ladder Resistance Reference Bandwidth                                                                                                                                                                                                                                                                                                            |                                                 | I<br>V                                | 60                                 | 80<br>30                      |                     | 60                                 | 80<br>30                      |                     | Ω<br>MHz                                        |
| Timing Characteristics  Maximum Sample Rate Aperture Jitter Acquisition Time CLK to Data Ready Delay Clock to Data Delay                                                                                                                                                                                                                                         |                                                 | I<br>V<br>V<br>IV                     | 750<br>0.9<br>1.25                 | 2<br>250<br>1.4<br>1.75       | 1.9<br>2.25         | 750<br>0.9<br>1.25                 | 2<br>250<br>1.4<br>1.75       | 1.9<br>2.25         | MHz<br>ps<br>ps<br>ns<br>ns                     |
| Dynamic Performance Signal-To-Noise Ratio (without Harmonics) $f_{\text{IN}} = 50 \text{ MHz}$ $f_{\text{IN}} = 250 \text{ MHz}$ Total Harmonic Distortion $f_{\text{IN}} = 50 \text{ MHz}$ $f_{\text{IN}} = 50 \text{ MHz}$ $f_{\text{IN}} = 250 \text{ MHz}$ Signal-to-Noise and Distortion $f_{\text{IN}} = 50 \text{ MHz}$ $f_{\text{IN}} = 250 \text{ MHz}$ |                                                 |                                       | 46<br>44<br>-45<br>-37<br>43<br>36 |                               |                     | 44<br>42<br>-43<br>-35<br>41<br>34 |                               |                     | dB<br>dB<br>dBc<br>dBc<br>dBc                   |

#### **ELECTRICAL SPECIFICATIONS**

 $T_J = T_C = T_A = +25$  °C ,  $V_{EE} = -5.2$  V,  $V_{RB} = -2.0$  V,  $V_{RM} = -1.0$  V,  $V_{RT} = 0.00$  V,  $V_{CLK} = 750$  MHz, Duty Cycle = 50%, unless otherwise specified.

| PARAMETERS                                                                                                                                                     | TEST<br>CONDITIONS       | TEST<br>LEVEL | MIN                  | SPT7755 <i>A</i><br>TYP    | MAX                  | MIN                  | SPT7755B<br>TYP            | MAX                  | UNITS              |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|---------------|----------------------|----------------------------|----------------------|----------------------|----------------------------|----------------------|--------------------|
| Dynamic Performance Spurious Free Dynamic Range $f_{\text{IN}} = 50 \text{ MHz}$ $f_{\text{IN}} = 250 \text{ MHz}$                                             |                          | I<br>I        | 48<br>40             |                            |                      | 44<br>36             |                            |                      | dB<br>dB           |
| Digital Inputs Input High Voltage (CLK, CLK) Input Low Voltage (CLK, CLK) Clock Pulse Width High (t <sub>PWH</sub> ) Clock Pulse Width Low (t <sub>PWL</sub> ) |                          |               | -1.1<br>0.67<br>0.67 | -0.7<br>-1.8<br>0.5<br>0.5 | -1.5                 | -1.1<br>0.67<br>0.67 | -0.7<br>-1.8<br>0.5<br>0.5 | -1.5                 | V<br>V<br>ns<br>ns |
| Digital Outputs Logic 1 Voltage Logic 0 Voltage Rise Time Fall Time                                                                                            | 20% to 80%<br>20% to 80% | <br>          | -1.1                 | -0.9<br>-1.8<br>450<br>450 | -1.5                 | -1.1                 | -0.9<br>-1.8<br>450<br>450 | -1.5                 | V<br>V<br>ps<br>ps |
| Power Supply Requirements  Voltage V <sub>EE</sub> Current I <sub>EE</sub> Power Dissipation                                                                   |                          | IV<br>I<br>I  | -4.95                | -5.2<br>1.05<br>5.5        | -5.45<br>1.2<br>6.25 | -4.95                | -5.2<br>1.05<br>5.5        | -5.45<br>1.2<br>6.25 | V<br>A<br>W        |

Typical Thermal Impedance:  $\theta_{JC} = +4 \, ^{\circ}\text{C/W}$ .

#### **TEST LEVEL CODES**

All electrical characteristics are subject to the following conditions:

All parameters having min/max specifications are guaranteed. The Test Level column indicates the specific device testing actually performed during production and Quality Assurance inspection. Any blank section in the data column indicates that the specification is not tested at the specified condition.

Unless otherwise noted, all test are pulsed tests; therefore,  $T_J = T_C = T_A$ .

#### LEVEL TEST PROCEDURE

۷I

- I 100% production tested at the specified temperature.
- II 100% production tested at  $T_A$  = +25 °C, and sample tested at the specified temperatures.
- III QA sample tested only at the specified temperatures.
- IV Parameter is guaranteed (but not tested) by design and characterization data.
- V Parameter is a typical value for information purposes only.
  - 100% production tested at  $T_A = +25$  °C. Parameter is guaranteed over specified temperature range.

#### GENERAL DESCRIPTION

The SPT7755 is one of the fastest monolithic 8-bit parallel flash A/D converters available today. The nominal conversion rate is 750 MSPS and the analog bandwidth is in excess of 900 MHz. A major advance over previous flash converters is the inclusion of 256 input preamplifiers between the reference ladder and input comparators (see block diagram). This not only reduces clock transient kickback to the input and reference ladder due to a low AC beta, but also reduces the effect of the dynamic state of the input signal on the latching characteristics of the input comparators. The preamplifiers act as buffers and stabilize the input capacitance so that it remains constant over different input voltage and frequency ranges and therefore

makes the part easier to drive than previous flash converters. The preamplifiers also add a gain of two to the input signal so that each comparator has a wider overdrive or threshold range to "trip" into or out of the active state. This gain reduces metastable states that can cause errors at the output.

The SPT7755 has true differential analog and digital data paths from the preamplifiers to the output buffers (Current Mode Logic) for reducing potential missing codes while rejecting common mode noise.

Signature errors are also reduced by careful layout of the analog circuitry. The output drive capability of the device can provide full ECL swings into 50  $\Omega$  loads.

Care must be taken to avoid exceeding the maximum rating for the input, especially during power up sequencing of the

analog input driver.

Figure 1 - SPT7755 Typical Interface Circuit



#### TYPICAL INTERFACE CIRCUIT

The circuit in figure 1 is intended to show the most elaborate method of achieving the least error by correcting for integral linearity, input induced distortion, and power supply/ground noise. This is achieved by the use of external reference ladder tap connections, input buffer, and supply decoupling. Please contact the factory for the SPT7755 evaluation board application note that contains more details on interfacing the SPT7755. The function of each pin and external connections to other components is as follows:

#### VEE, AGND, DGND

 $V_{EE}$  is the supply pin with AGND as ground for the device. The power supply pins should be bypassed as close to the device as possible with at least a .01  $\mu$ F ceramic capacitor. A 10  $\mu$ F tantalum can also be used for low frequency suppression. DGND is the ground for the ECL outputs and is to be referenced to the output pulldown voltage and appropriately bypassed as shown in figure 1.

#### **VIN (ANALOG INPUT)**

There are two analog input pins that are tied to the same point internally. Either one may be used as an analog input sense and the other for input force. This is convenient for testing the source signal to see if there is sufficient drive capability. The pins can also be tied together and driven by the same source. The SPT7755 is superior to similar devices due to a preamplifier stage before the comparators. This makes the device easier to drive because it has constant capacitance and induces less slew rate distortion.

#### CLK, CLK (CLOCK INPUTS)

The clock inputs are designed to be driven differentially with ECL levels. The duty cycle of the clock should be kept at 50% to avoid causing larger second harmonics. If this is not important to the intended application, then duty cycles other than 50% may be used.

#### D0 TO D8, DR, DR, (A AND B)

The digital outputs can drive 50  $\Omega$  to ECL levels when pulled down to -2 V. When pulled down to -5.2 V, the outputs can drive 130  $\Omega$  to 1 k $\Omega$  loads. All digital outputs are grey code with the coding as shown in table I. Fairchild recommends using differential receivers on the outputs of the data ready lines to ensure the proper output rise and fall times.

#### V<sub>RBF</sub>, V<sub>RBS</sub>, V<sub>RTF</sub>, V<sub>RTS</sub>, V<sub>RM</sub> (REFERENCE INPUTS)

There are two reference inputs and one external reference voltage tap. These are  $-2\ V\ (V_{RB}$  force and sense), midtap  $(V_{RM})$  and AGND  $(V_{RT}$  force and sense). The reference pins and tap can be driven by op amps as shown in figure 1 or  $V_{RM}$  may be bypassed for limited temperature operation. These voltage inputs can be bypassed to AGND for further noise suppression if so desired.

Table I - Output Coding

| V <sub>IN</sub>    | D8 | D7 D8    |
|--------------------|----|----------|
| >-0.5 LSB          | 1  | 1000000  |
| -0.5 LSB           | 1  | 10000000 |
|                    | 0  | 10000000 |
| -1.5 LSB           | 0  | 10000000 |
|                    | 0  | 1000001- |
| •                  | •  | •        |
| •                  | •  | • •      |
| •                  | •  | •        |
| –1.0 V             | 0  | 11000000 |
|                    | 0  | 01000000 |
| •                  | •  | •        |
| •                  | •  | •        |
| •                  | •  | •        |
| -2.0 V +0.5 LSB    | 0  | 00000001 |
|                    | 0  | 00000000 |
| <(-2.0 V +0.5 LSB) | 0  | 0000000  |

Indicates the transition between the two codes

#### THERMAL MANAGEMENT

The typical thermal impedance is as follows:

 $\Theta$ CA = +17 °C/W in still air with no heat sink

We highly recommend that a heat sink be used for this device with adequate air flow to ensure rated performance of the device. We have found that a Thermalloy 17846 heat sink with a minimum air flow of 1 meter/second (200 linear feet per minute) provides adequate thermal performance under laboratory tests. Application specific conditions should be taken into account to ensure that the device is properly heat sinked.

#### **OPERATION**

The SPT7755 has 256 preamp/comparator pairs which are each supplied with the voltage from  $V_{RT}$  to  $V_{RB}$  divided equally by the resistive ladder as shown in the block diagram. This voltage is applied to the positive input of each preamplifier/comparator pair. An analog input voltage applied at  $V_{IN}$  is connected to the negative inputs of each preamplifier/comparator pair. The comparators are then clocked through each one's individual clock buffer. When the CLK pin is in the low state, the master or input stage of the comparators compare the analog input voltage to the respective reference voltage. When the CLK pin changes from low to high the comparators are latched to the state

prior to the clock transition and output logic codes in sequence from the top comparators, closest to  $V_{RT}$  (0 V), down to the point where the magnitude of the input signal changes sign (thermometer code). The output of each comparator is then registered into four 64-to-6 bit decoders when the CLK is changed from high to low. At the output of the decoders is a set of four 7-bit latches which are enabled ("track") when the clock changes from high to low. From here, the output of the latches are coded into 6 LSBs from 4 columns and 4 columns are coded into 2 MSBs. Finally, 8 ECL output latches and buffers are used to drive the external loads. The conversion takes one clock cycle from the input to the data outputs.

Figure 2 - Timing Diagram



Figure 3 – Subcircuit Schematics



# **PACKAGE OUTLINE**

## 80-Lead MQuad





|        | Inc   | hes       | Millimeters |       |  |
|--------|-------|-----------|-------------|-------|--|
| Symbol | Min   | Max       | Min         | Max   |  |
| Α      | 0.904 | 0.923     | 22.95       | 23.45 |  |
| В      | 0.777 | 0.781     | 19.74       | 19.84 |  |
| С      | 0.47  | 2 typ     | 12.0        | 0 typ |  |
| D      | 0.541 | 0.545     | 13.74       | 13.84 |  |
| E      | 0.667 | 0.687     | 16.95       | 17.45 |  |
| F      | 0.03  | 0.031 typ |             | ) typ |  |
| G      | 0.012 | 0.018     | 0.30        | 0.45  |  |
| Н      | 0.109 | 0.134     | 2.76        | 3.40  |  |
| I      | 0.010 | 0.024     | 0.25        | 0.60  |  |
| J      | 0.72  | 0.724 typ |             | 0 typ |  |
| K      | 0.099 | 0.110     | 2.51        | 2.80  |  |
| L      | 0°    | 7°        | 0°          | 7°    |  |
| M      | 0.029 | 0.041     | 0.73        | 1.03  |  |

#### PIN ASSIGNMENTS



#### **PIN FUNCTIONS**

| NAME             | FUNCTION                                             |
|------------------|------------------------------------------------------|
| V <sub>EE</sub>  | Negative Supply Nominally -5.2 V                     |
| AGND             | Analog Ground                                        |
| $V_{RTF}$        | Reference Voltage Force Top, Nominally 0 V           |
| V <sub>RTS</sub> | Reference Voltage Sense Top                          |
| $V_{RM}$         | Reference Voltage Middle, Nominally -1 V             |
| $V_{RBF}$        | Reference Voltage Force Bottom, Nominally -2 V       |
| $V_{RBS}$        | Reference Voltage Sense Bottom                       |
| V <sub>IN</sub>  | Analog Input Voltage, Can Be Either Voltage or Sense |
| DGND             | Digital Ground                                       |
| D0-D7A           | Data Output Bank A                                   |
| D0-D7B           | Data Output Bank B                                   |
| DRA              | Data Ready Bank A                                    |
| DRA              | Not Data Ready Bank A                                |
| DRB              | Data Ready Bank B                                    |
| DRB              | Not Data Ready Bank B                                |
| D8A              | Overrange Output Bank A                              |
| D8B              | Overrange Output Bank B                              |
| CLK              | Clock Input                                          |
| CLK              | Clock Input                                          |

#### ORDERING INFORMATION

| PART NUMBER | DESCRIPTION   | TEMPERATURE RANGE | PACKAGE   |
|-------------|---------------|-------------------|-----------|
| SPT7755AIK  | ILE = 1.0 LSB | −25 to +85 °C     | 80L MQuad |
| SPT7755BIK  | ILE = 1.5 LSB | −25 to +85 °C     | 80L MQuad |
| SPT7755BCU  | ILE = 1.5 LSB | +25 °C            | Die*      |

<sup>\*</sup>Please see the die specification for guaranteed electrical performance.

#### **DISCLAIMER**

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com

© Copyright 2002 Fairchild Semiconductor Corporation