# **SPT7720** # 8-BIT, 200 MSPS A/D CONVERTER # **TECHNICAL DATA** MAY 9, 2001 ## **FEATURES** - Pin-compatible with AD9054 - High conversion rate: 200 MSPS - Less than ±1/2 LSB DLE - 7.16 effective number of bits (ENOB) at 70 MHz - Single +5 V power supply - Internal THA and voltage reference - Low power: 430 mW - 500 MHz full-power bandwidth - 1 V<sub>PP</sub> input range - · Single or demuxed TTL output ports - 44-lead TQFP #### **APPLICATIONS** - Digital sampling oscilloscopes (DSO) - · RGB video processing - · Digital communications - · High-speed instrumentation - · Projection display systems ## **GENERAL DESCRIPTION** The SPT7720 is an 8-bit, high-speed, analog-to-digital converter implemented in a 0.5 $\mu m$ BiCMOS process. It utilizes a folding and interpolating architecture that provides both high sample rates and low power. The device comes complete with a high bandwidth track-and-hold amplifier and internal voltage reference. The SPT7720 digital inputs interface directly to TTL, CMOS or positive ECL (PECL) logic. The digital outputs are user selectable in either single-channel or dual-channel modes. It is a pin-compatible, direct replacement for the AD9054. The SPT7720 is available in a 44-lead TQFP surface mount package over the industrial temperature range of –40 to +85 °C. ## **BLOCK DIAGRAM** # ABSOLUTE MAXIMUM RATINGS (Beyond which damage may occur) 1 25 °C | Supply Voltages | | Temperatures | |-----------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>DD</sub> | +6 V | Operating Temperature40 to +85 °C | | Input Voltages | | Storage Temperature –65 to +125 °C | | Analog Inputs | 0.0 to V <sub>DD</sub> | | | Digital Inputs | 0.0 to V <sub>DD</sub> | <b>Note</b> 1. Operation at any Absolute Maximum Rating is not implied. See Electrical Specifications for proper nominal applied conditions in | | \( \) | 0.04-1/ | Electrical Specifications for proper nominal applied conditions in | typical applications. # **ELECTRICAL SPECIFICATIONS** $T_A = T_{MIN}$ to $T_{MAX}$ , $V_{DD} = +5.0$ V, external reference, $f_S = 200$ MSPS, input amplitude = -1 dBFS, unless otherwise noted | PARAMETERS | TEST<br>CONDITIONS | TEST<br>LEVEL | MIN | SPT7720<br>TYP | MAX | UNITS | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|---------------------------------|------------------------------------------|---------------------------------------|----------------------|--------------------------------------------------| | DC Accuracy Differential Linearity Error (DLE) | +25 °C | ı | | ±0.41 | ±0.75 | LSB | | Integral Linearity Error (ILE) | -40 °C to +85 °C<br>+25 °C<br>-40 °C to +85 °C | V<br>I<br>V | | ±1.0<br>±0.56<br>±0.9 | ±1.0<br>±1.0<br>±1.2 | LSB<br>LSB<br>LSB | | No Missing Codes<br>Gain Error<br>Gain Tempco | +25 °C | VI<br>I<br>V | | Guaranteed<br>±1.06<br>0 | ±1.08 | %FS<br>ppm/°C | | Switching Performance | | | | | | <del> </del> | | Encode Pulsewidth High Encode Pulsewidth Low Aperture Delay (t <sub>A</sub> ) Aperture Uncertainty (Jitter) & Noise Data Sync Setup Time (t <sub>SDS</sub> ) Data Sync Hold Time (t <sub>HDS</sub> ) Data Sync Pulsewidth Time (t <sub>PWDS</sub> ) Output Valid Time (t <sub>V</sub> ) Output Prop. Delay (t <sub>PD</sub> ) | +25 °C<br>+25 °C<br>+25 °C<br>+25 °C<br>+25 °C<br>+25 °C<br>+25 °C | IV<br>IV<br>V<br>IV<br>IV<br>IV | 2.125<br>2.125<br>0<br>0.5<br>2.0<br>4.4 | 15<br>15<br>0.57<br>4.5<br>5.7<br>6.7 | 8.0 | ns<br>ns<br>ns<br>ps rms<br>ns<br>ns<br>ns | | | | I V | | 0.7 | 0.0 | 113 | | Dynamic Performance Transient Response Overvoltage Recovery Time Signal-to-Noise Ratio (SNR) | +25 °C<br>+25 °C | V<br>V | | 1.5<br>1.5 | | ns<br>ns | | (without harmonics)<br>$f_{IN} = 19.7 \text{ MHz}$<br>$f_{IN} = 19.7 \text{ MHz}$<br>$f_{IN} = 70.1 \text{ MHz}$<br>$f_{IN} = 70.1 \text{ MHz}$<br>Signal-to-Noise Ratio and Distortion | +25 °C<br>-40 °C to +85 °C<br>+25 °C<br>-40 °C to +85 °C | V<br>V<br>I<br>V | 44 | 47<br>47<br>46.3<br>45.8 | | dB<br>dB<br>dB<br>dB | | (SINAD)<br>$f_{IN} = 19.7 \text{ MHz}$<br>$f_{IN} = 19.7 \text{ MHz}$<br>$f_{IN} = 70.1 \text{ MHz}$<br>$f_{IN} = 70.1 \text{ MHz}$ | +25 °C<br>-40 °C to +85 °C<br>+25 °C<br>-40 °C to +85 °C | V<br>V<br>I<br>V | 43 | 47<br>43<br>44.9<br>44.5 | | dB<br>dB<br>dB<br>dB | | 2nd Harmonic Distortion $f_{\text{IN}} = 19.7 \text{ MHz}$ $f_{\text{IN}} = 70.1 \text{ MHz}$ 3rd Harmonic Distortion | +25 °C<br>+25 °C | V<br>V | | -59<br>-55.4 | | dBc<br>dBc | | $f_{\text{IN}} = 19.7 \text{ MHz}$<br>$f_{\text{IN}} = 70.1 \text{ MHz}$<br>Total Harmonic Distortion (THD) | +25 °C<br>+25 °C | V<br>V | | -58<br>-56.4 | | dBc<br>dBc | | $f_{\text{IN}} = 70.1 \text{ MHz}$<br>$f_{\text{IN}} = 70.1 \text{ MHz}$<br>Effective Number of Bits (ENOB) | +25 °C<br>-40 to +85 °C | I<br>V | | -50.9<br>-48.3 | -46.0 | dBc<br>dBc | | $f_{IN} = 70.1 \text{ MHz}$<br>$f_{IN} = 70.1 \text{ MHz}$ | +25 °C<br>-40 to +85 °C | I<br>V | 6.9<br>6.5 | 7.16 | | Bits<br>Bits | # **ELECTRICAL SPECIFICATIONS** $\mathsf{T_{A}=}\mathsf{T_{MIN}}\,\mathsf{to}\,\mathsf{T_{MAX}},\mathsf{V_{DD}=}+5.0\,\mathsf{V},\,\mathsf{external}\,\mathsf{reference},\,f_{S}=200\,\mathsf{MSPS},\,\mathsf{input}\,\mathsf{amplitude}=-1\,\mathsf{dBFS},\,\mathsf{unless}\,\mathsf{otherwise}\,\mathsf{noted}$ | PARAMETERS | TEST<br>CONDITIONS | TEST<br>LEVEL | MIN | SPT7720<br>TYP | MAX | UNITS | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|----------------------------|------------------------|-----------------------------------|-----------------------------------------|--------------------------------------------| | Analog Input Input Voltage Range (differential) Compliance Range Input Offset Voltage Input Offset Voltage Input Resistance Input Capacitance Input Bias Current Input Bias Current Full Power Bandwidth | +25 °C<br>-40 °C to +85 °C<br>+25 °C<br>+25 °C<br>-40 °C to +85 °C | V<br>V<br>I<br>V<br>V<br>V | 1.8 | ±0.5<br>±4<br>±8<br>62<br>4<br>11 | 3.2<br>±16<br>±19<br>50<br>75 | V<br>V<br>mV<br>mV<br>kΩ<br>pF<br>μA<br>μA | | Reference Output Voltage<br>Temperature Coefficient | | VI<br>V | 2.4 | 2.5<br>110 | 2.6 | V<br>ppm/°C | | Differential Digital Inputs High Level Current Low Level Current Input Capacitance | -40 to +85 °C<br>>1.5 V differential<br>-40 to +85 °C<br>>1.5 V differential | V<br>V | | 500<br>500<br>3 | 625<br>625 | μΑ<br>μΑ<br>pF | | Differential Inputs Differential Signal Amplitude High Input Voltage Low Input Voltage Common-Mode Input Voltage | | IV<br>IV<br>IV | 400<br>1.5<br>0<br>1.5 | | V <sub>DD</sub><br>V <sub>DD</sub> –0.4 | mV<br>V<br>V | | Demux Input High Input Voltage Low Input Voltage | | VI<br>VI | 2.0<br>0 | | V <sub>DD</sub> 0.8 | V<br>V | | Digital Outputs High Output Voltage Low Output Voltage Output Coding | Source 800 μA<br>Sink 1.6 mA | VI<br>VI | 2.4 | 3.9<br>0.8<br>Binary | 0.4 | V | | Power Supply V <sub>DD</sub> Supply Current Power Dissipation Power Supply Sensitivity | -40 to +85 °C<br>+25 °C | VI<br>VI<br>IV | | 86<br>430<br>0.005 | 111<br>555<br>0.015 | mA<br>mW<br>V/V | # **TEST LEVEL CODES** # TEST LEVEL TEST PROCEDURE | All electrical characteristics are subject to the following conditions: All parameters having min/max specifications are guaranteed. The Test Level column indicates the specific device testing actually performed during production and Quality Assurance inspection. Any blank section in the data column indicates that the specification is not tested at the specified condition. | I<br>II<br>III<br>IV | 100% production tested at the specified temperature. 100% production tested at $T_A = +25$ °C, and sample tested at the specified temperatures. QA sample tested only at the specified temperatures. Parameter is guaranteed (but not tested) by design and characterization data. | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | V | Parameter is a typical value for information purposes only. | | | VI | 100% production tested at $T_A$ = +25 °C. Parameter is guaranteed over specified temperature range. | Figure 1 - Timing Diagram - Single-Channel Mode Figure 2 - Timing Diagram - Dual-Channel Mode # TYPICAL PERFORMANCE CHARACTERISTICS # TYPICAL PERFORMANCE CHARACTERISTICS #### TYPICAL INTERFACE CIRCUIT Very few external components are required to achieve the stated device performance. Figure 3 shows the typical interface requirements when using the SPT7720 in normal circuit operation. The following sections provide descriptions of the major functions and outline performance criteria to consider for achieving the optimal device performance. #### **ANALOG INPUT** The input of the SPT7720 can be configured in various ways depending on whether a single-ended or differential input is desired. The AC-coupled input is most conveniently implemented using a transformer with a center-tapped secondary winding. The center tap is connected to the $V_{CM}$ pin as shown in figure 3. To obtain low distortion, it is important that the selected transformer does not exhibit core saturation at the full-scale voltage. Proper termination of the input is important for input signal purity. A small capacitor across the input attenuates kickback noise from the internal trackand-hold. Figure 4 illustrates a solution (based on operational amplifiers) that can be used if a DC-coupled single-ended input is desired. It is very important to select op amps with a high open-loop gain, a bandwidth high enough so as not to impair the performance of the ADC, low THD, and high SNR. Figure 4 – DC-Coupled Single-Ended to Differential Conversion (power supplies and bypassing are not shown) #### INPUT PROTECTION 7 All I/O pads are protected with an on-chip protection circuit. This circuit provides ESD robustness and prevents latchup under severe discharge conditions without degrading analog transmission times. ## **POWER SUPPLIES AND GROUNDING** The SPT7720 is operated from a single power supply in the range of 4.75 to 5.25 volts. Normal operation is suggested to be 5.0 volts. All power supply pins should be bypassed as close to the package as possible. 5/9/01 #### REFERENCES To save on parts count, design time, and PC board real estate, the SPT7720 utilizes an internal reference. No other external components are required to implement this feature. #### **VOLTAGE REFERENCE CIRCUIT** The SPT7720 has an on-board voltage reference circuit ( $V_{REF}$ ). It is 2.5 volts and is capable of driving 50 $\mu$ A loads typically. The circuit is commonly used to drive the center tap of the RF transformer in fully differential applications. For single-ended applications, this output can be used to provide the level shifting required for the single-to-differential converter conversion circuit. #### **ENCODE INPUT** The ENCODE input on the SPT7720 can be driven by either a single-ended or differential clock circuit and can handle TTL, PECL, and CMOS signals. When operating at high sample rates it is important to keep the pulse width of the duty signal as close to 50% as possible. For TTL/CMOS single-ended ENCODE inputs, the rise time of the signal also becomes an important consideration. The ENCODE input is 300 $\Omega$ into a bipolar differential pair. $\overline{\text{ENCODE}}$ is internally biased to 1.5 V with a Thevenin equivalent of 5.25 $k\Omega$ . #### **DIGITAL INPUTS** The DS input is 35 $\Omega$ into one side of a differential pair. There is a two-diode clamp from DS to $\overline{\rm DS}$ in both directions. $\overline{\rm DS}$ is biased to 1.5 V with a Thevenin equivalent of 5.25 k $\Omega$ . The $\overline{\text{DEMUX}}$ pin is input to one side of a CMOS differential pair. The other side is internally biased to 1.5 V and does not connect to the outside. #### **DIGITAL OUTPUTS** The output circuitry of the SPT7720 has been designed to be able to support two separate output modes. The demuxed (double-wide) mode supports interleaved data output. The single-channel mode is not demuxed and can support direct output at speeds up to 100 MSPS. The output format is straight binary (table I). Table I – Output Data Format | Analog Input | Output Code<br>D7-D0 | |---------------|----------------------| | +FS | 1111 1111 | | +FS - 1/2 LSB | 1111 111Ø | | +1/2 FS | ØØØØ ØØØØ | | -FS + 1/2 LSB | 0000 000Ø | | FS | 0000 0000 | Ø indicates the flickering bit between logic 0 and 1 The data output mode is set using the DEMUX input (pin 42). Table II describes the mode switching options. Table II – Output Data Modes | Output Mode | DEMUX | | |---------------------------------|-------|--| | Interleaved Dual Channel Output | 0 | | | Single Channel Data Output | | | | (Bank A only 100 MSPS max) | 1 | | ## **EVALUATION BOARD** The EB7720 evaluation board is available to aid designers in demonstrating the full performance of the SPT7720. This board includes a clock driver and reset circuit, adjustable references and common mode, a single-ended to differential input buffer and a single-ended to differential transformer (1:1). An application note (AN7720) describing the operation of this board, as well as information on the testing of the SPT7720, is also available. Contact the factory for price and availability of the EB7720. # PACKAGE OUTLINE # 44-Lead TQFP | | INCHES | | MILLI | METERS | |--------|-----------|-------|-----------|--------| | SYMBOL | MIN MAX | | MIN | MAX | | A | 0.472 | 2 Typ | 12.00 Typ | | | В | 0.394 Тур | | 10.00 Typ | | | С | 0.394 Тур | | 10.00 Typ | | | D | 0.472 Typ | | 12.00 Typ | | | E | 0.031 Typ | | 0.80 Тур | | | F | 0.012 | 0.018 | 0.300 | 0.45 | | G | 0.053 | 0.057 | 1.35 | 1.45 | | Н | 0.002 | 0.006 | 0.05 | 0.15 | | I | 0.018 | 0.030 | 0.450 | 0.750 | | J | 0.039 Тур | | 1.00 | 0 Тур | | K | 0-7° | | 0 | -7° | #### **PIN ASSIGNMENTS** #### PIN FUNCTIONS | Pin Name | Description | |----------------------------------|-------------------------------------------------------------------------------------| | AIN, AIN | Differential Input Pins | | ENCODE ENCODE | Differential Clock Input | | $V_{DD}$ | Power Supply | | GND | Ground | | DA <sub>0</sub> -DA <sub>7</sub> | Digital Outputs, Channel A | | DB <sub>0</sub> –DB <sub>7</sub> | Digital Outputs, Channel B | | V <sub>REF</sub> OUT | Reference Output Voltage | | V <sub>REF</sub> IN | Reference Input Voltage, High | | DEMUX | Format Select: LOW = Dual-Channel Mode,<br>HIGH = Single-Channel Mode | | DS, DS | Data Sync and Data Sync Complement –<br>Aligns Output Channels in Dual-Channel Mode | #### ORDERING INFORMATION | PART NUMBER | TEMPERATURE RANGE | PACKAGE | |-------------|-------------------|----------| | SPT7720SIT | −40 to +85 °C | 44L TQFP | ## **DISCLAIMER** FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. ## LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com © Copyright 2002 Fairchild Semiconductor Corporation