

#### **Features and Benefits**

- 3.0 to 5.5 V logic supply range
- Schmitt trigger inputs for improved noise immunity
- Power-On Reset (POR)
- Up to 90 mA constant-current sinking outputs
- LED open circuit detection
- Low-power CMOS logic and latches
- High data input rate
- 20 ns typical staggering delay on the outputs
- Internal UVLO and thermal shutdown (TSD) circuitry

#### Packages:

16 and 24 pin DIP (suffix A) 16 and 24 pin TSSOP (suffix LP) 16 and 24 pin SOIC (suffix LW)



Not to scale

#### Description

The A6278 and A6279 devices are specifically designed for LED display applications. Each of these BiCMOS devices includes a CMOS shift register, accompanying data latches, and NPN constant-current sink drivers. The A6278 contains 8 sink drivers, while there are 16 in the A6279.

The CMOS shift register and latches allow direct interfacing with microprocessor-based systems. With a 3.3 or 5 V logic supply, typical serial data-input rates can reach up to 25 MHz. The LED drive current is determined by the user's selection of a single resistor. A CMOS serial data output permits cascading between multiple devices in applications requiring additional drive lines. Open LED connections can be detected and signaled back to the host microprocessor through the SERIAL DATA OUT pin.

Three package styles are provided: a DIP (type A) for throughhole applications; and for leaded surface-mount, an SOIC (type LW) and a TSSOP with exposed thermal pad (type LP). All package styles for the A6278 are electrically identical to each other, as are the A6279 package styles. All packages are lead (Pb) free, with 100% matte tin plated leadframes.

#### **Functional Block Diagram**



# A6278 and A6279

# Serial-Input, Constant-Current Latched LED Drivers with Open LED Detection

### Selection Guide

| Part Number  | Packing                     | Package Type                    | Terminals | LED Drive Lines |  |
|--------------|-----------------------------|---------------------------------|-----------|-----------------|--|
| A6278EA-T    | 25 pieces per tube          | DIP                             |           |                 |  |
| A6278ELP-T   | 96 pieces per tube          | TCCOD with expected thermal and |           | 8               |  |
| A6278ELPTR-T | 4000 pieces per 13-in. reel | TSSOP with exposed thermal pad  | 16        |                 |  |
| A6278ELW-T   | 47 pieces per tube          | SOICW                           |           |                 |  |
| A6278ELWTR-T | 1000 pieces per 13-in. reel | SOICW                           |           |                 |  |
| A6279EA-T    | 15 pieces per tube          | DIP                             |           |                 |  |
| A6279ELP-T   | 65 pieces per tube          | TSSOP with exposed thermal pad  |           |                 |  |
| A6279ELPTR-T | 4000 pieces per 13-in. reel | 1330F with exposed thermal pad  | 24        | 16              |  |
| A6279ELW-T   | 31 pieces per tube          | SOICW                           |           |                 |  |
| A6279ELWTR-T | 1000 pieces per 13-in. reel | SOICW                           |           |                 |  |

## **Absolute Maximum Ratings**

| Parameter                        | Symbol         |       | Conditions | Min. | Тур. | Max.                     | Units |
|----------------------------------|----------------|-------|------------|------|------|--------------------------|-------|
| LOGIC SUPPLY Voltage Range       | $V_{DD}$       |       |            | _    | _    | 7.0                      | V     |
| Load Supply Voltage Range        | $V_{LED}$      |       |            | -0.5 | _    | 17                       | V     |
| OUTx Current (any single output) | Io             |       |            | _    | _    | 90                       | mA    |
| Ground Current                   |                | A6278 |            | _    | _    | 750                      | mA    |
| Ground Current                   | IGND           | A6279 |            | _    | _    | 1475                     | mA    |
| Logic Input Voltage Range        | VI             |       |            | -0.4 |      | V <sub>DD</sub><br>+ 0.4 | V     |
| Operating Temperature Range (E)  | T <sub>A</sub> |       |            | -40  | _    | 85                       | °C    |
| Junction Temperature             | T <sub>J</sub> |       |            | _    | _    | 150                      | °C    |
| Storage Temperature Range        | T <sub>S</sub> |       |            | -55  | _    | 150                      | °C    |

### **Pin-out Diagrams**





### **Terminal List Table**

| Number  |         |                 |                                                                                                                      |  |  |
|---------|---------|-----------------|----------------------------------------------------------------------------------------------------------------------|--|--|
| A, LV   | V, LP   | Name            | Function                                                                                                             |  |  |
| A6278   | A6279   |                 |                                                                                                                      |  |  |
| 1       | 1       | GND             | Reference terminal for logic ground and power ground                                                                 |  |  |
| 2       | 2       | SERIAL DATA IN  | Serial-data input to the shift-register                                                                              |  |  |
| 3       | 3       | CLOCK           | Clock input terminal; data is shifted on the rising edge of the clock.                                               |  |  |
| 4       | 4       | LATCH ENABLE    | Data strobe input terminal; serial data is latched with a high-level input                                           |  |  |
| 5 TO 12 | 5 TO 20 | OUTx            | Current-sinking output terminals                                                                                     |  |  |
| 13      | 21      | OUTPUT ENABLE   | (Active low) Set low to enable output drivers; set high to turn OFF (blank) all output drivers                       |  |  |
| 14      | 22      | SERIAL DATA OUT | CMOS serial-data output; for cascading to the next device (to that device SERIAL DATA IN pin); for reading OCD bits. |  |  |
| 15      | 23      | REXT            | An external resistor at this terminal establishes the output current for all of the sink drivers.                    |  |  |
| 16      | 24      | LOGIC SUPPLY    | (V <sub>DD</sub> ) Logic supply voltage (typically 3.3 or 5.0 V)                                                     |  |  |
| _       | _       | NC              | No connection                                                                                                        |  |  |
| _       | _       | EP              | LP and ET packages only; exposed thermal pad for heat dissipation                                                    |  |  |

# A6278 and A6279

# Serial-Input, Constant-Current Latched LED Drivers with Open LED Detection

**OPERATING CHARACTERISTICS** 

| Characteristic                                                                                                                                                                      | Symbol                                       | Test Conditions                                                                                                          | Min.                 | Тур.                 | Max                | Unit                 |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|----------------------|----------------------|--------------------|----------------------|
| ELECTRICAL CHARACTERISTICS valid at T <sub>A</sub> = 25°C, V                                                                                                                        | _                                            |                                                                                                                          | IVIIII.              | тур.                 | IVIAX              | Ollit                |
| LOGIC SUPPLY Voltage Range                                                                                                                                                          | V <sub>DD</sub> – 3.0 to .                   | Operating                                                                                                                | 3.0                  | 5.0                  | 5.5                | V                    |
| LOGIC SOFFET VOILage Natinge                                                                                                                                                        | V DD                                         | $V_{DD} = 0.0 \rightarrow 5.0 \text{ V}$                                                                                 | 2.4                  | 3.0                  | 2.85               | V                    |
| Undervoltage Lockout                                                                                                                                                                | $V_{DD(UV)}$                                 | $V_{DD} = 5.0 \rightarrow 3.0 \text{ V}$<br>$V_{DD} = 5.0 \rightarrow 0.0 \text{ V}$                                     | 2.15                 |                      | 2.55               | V                    |
|                                                                                                                                                                                     |                                              | $V_{CE} = 0.7 \text{ V}, R_{EXT} = 225 \Omega$                                                                           | 64.2                 | 75.5                 | 86.8               | mA                   |
| Output Current (any single output)                                                                                                                                                  | 1-                                           | $V_{CE} = 0.7 \text{ V}, N_{EXT} = 223 \Omega$ $V_{CE} = 0.7 \text{ V}, R_{EXT} = 470 \Omega$                            | 34.1                 | 40.0                 | 45.9               | mA                   |
|                                                                                                                                                                                     | l <sub>o</sub>                               | $V_{CE} = 0.6 \text{ V}, R_{EXT} = 470 \Omega$ $V_{CE} = 0.6 \text{ V}, R_{EXT} = 3900 \Omega$                           | 4.25                 | 5.0                  | 5.75               | mA                   |
|                                                                                                                                                                                     |                                              | $V_{CE(A)} = V_{CE(B)} = 0.7 \text{ V}, R_{EXT} = 225 \Omega$                                                            | -                    | +1.0                 | <u>+</u> 6.0       | %                    |
| Output Current Matching (difference between any two                                                                                                                                 | ΔI <sub>O</sub>                              | $V_{CE(A)} = V_{CE(B)} = 0.7 \text{ V, REXT} = 223 \Omega$<br>$V_{CE(A)} = V_{CE(B)} = 0.7 \text{ V, REXT} = 470 \Omega$ | _                    | ±1.0                 | +6.0               | <del>//</del>        |
| outputs at the same $V_{CE}$ )                                                                                                                                                      | Διο                                          | $V_{CE(A)} = V_{CE(B)} = 0.6 \text{ V}, R_{EXT} = 3900 \Omega$                                                           | _                    | ±1.0                 | +6.0               | %                    |
| Output Leakage Current                                                                                                                                                              | I <sub>CEX</sub>                             | $V_{OH} = 15 \text{ V}$                                                                                                  | _                    | 1.0                  | 5.0                | μA                   |
| <del>_</del>                                                                                                                                                                        | V <sub>IH</sub>                              | VOH 10 V                                                                                                                 | 0.7V <sub>DD</sub>   | _                    | V <sub>DD</sub>    | V                    |
| Logic Input Voltage                                                                                                                                                                 | V <sub>IL</sub>                              |                                                                                                                          | GND                  |                      | 0.3V <sub>DD</sub> | V                    |
| Logic Input Voltage Hysteresis                                                                                                                                                      | V <sub>Ihys</sub>                            | All digital inputs                                                                                                       | 200                  |                      | 400                | mV                   |
|                                                                                                                                                                                     | V <sub>OL</sub>                              | I <sub>OL</sub> = 500 μA                                                                                                 | _                    |                      | 0.4                | V                    |
| SERIAL DATA OUT Voltage                                                                                                                                                             | V <sub>OH</sub>                              | I <sub>OH</sub> = -500 μA                                                                                                | V <sub>DD</sub> -0.4 |                      | _                  | V                    |
|                                                                                                                                                                                     |                                              | OUTPUT ENABLE input, Pull Up                                                                                             | 150                  | 300                  | 600                | kΩ                   |
| Input Resistance                                                                                                                                                                    | R <sub>I</sub>                               | LATCH ENABLE input, Pull Down                                                                                            | 100                  | 200                  | 400                | kΩ                   |
|                                                                                                                                                                                     |                                              | R <sub>EXT</sub> = open, V <sub>OE</sub> = 5 V                                                                           | -                    |                      | 1.4                | mA                   |
|                                                                                                                                                                                     | I <sub>DD(OFF)</sub>                         | $R_{EXT} = 470 \Omega, V_{OE} = 5 V$                                                                                     | _                    |                      | 5.0                | mA                   |
|                                                                                                                                                                                     | -DD(OFF)                                     | $R_{EXT} = 225 \Omega, V_{OE} = 5 V$                                                                                     | _                    | _                    | 8.0                | mA                   |
| LOGIC SUPPLY Current                                                                                                                                                                |                                              | $R_{EXT} = 3900 \Omega, V_{OE} = 0 V$                                                                                    | _                    | _                    | 3.0                | mA                   |
|                                                                                                                                                                                     | I <sub>DD(ON)</sub>                          | $R_{EXT} = 470 \Omega, V_{OE} = 0 V$                                                                                     | _                    | _                    | 18.0               | mA                   |
|                                                                                                                                                                                     | -DD(ON)                                      | $R_{EXT} = 225 \Omega, V_{OE} = 0 V$                                                                                     | _                    | _                    | 32.0               | mA                   |
| Thermal Shutdown Temperature                                                                                                                                                        | T <sub>JTSD</sub>                            | Temperature increasing                                                                                                   | _                    | 165                  | _                  | °C                   |
| Thermal Shutdown Hysteresis                                                                                                                                                         | T <sub>JTSDhys</sub>                         |                                                                                                                          | _                    | 15                   | _                  | °C                   |
| Open LED Detection Threshold                                                                                                                                                        | V <sub>CE(ODC)</sub>                         | I <sub>O</sub> > 5 mA, V <sub>CE</sub> ≥ 0.6 V                                                                           | _                    | 0.30                 | _                  |                      |
| 58 Ω, C <sub>LED</sub> = 10 pF, unless otherwise noted  CLOCK Pulse Width                                                                                                           | t <sub>high,</sub> t <sub>low</sub>          |                                                                                                                          | 20                   | -                    | _                  | ns                   |
| SERIAL DATA IN Setup Time                                                                                                                                                           | t <sub>SU(D)</sub>                           |                                                                                                                          | 10                   | _                    | _                  | ns                   |
| SERIAL DATA IN Hold Time                                                                                                                                                            | t <sub>H(D)</sub>                            |                                                                                                                          | 10                   | _                    | _                  | ns                   |
| LATCH ENABLE Setup Time                                                                                                                                                             | t <sub>SU(LE)</sub>                          |                                                                                                                          | 20                   |                      | _                  | ns                   |
| LATCH ENABLE Hold Time                                                                                                                                                              | t <sub>H(LE)</sub>                           |                                                                                                                          | 20                   | _                    | _                  | ns                   |
| OUTPUT ENABLE Set Up Time                                                                                                                                                           | t <sub>SU(OE)</sub>                          | Normal Mode                                                                                                              | 40                   |                      | _                  | ns                   |
| OUTPUT ENABLE Hold Time                                                                                                                                                             | t <sub>H(OE)</sub>                           |                                                                                                                          | 20                   |                      | _                  | ns                   |
| OUTPUT ENABLE Pulse Width                                                                                                                                                           | t <sub>W(OE)</sub>                           |                                                                                                                          | 600                  |                      | _                  | ns                   |
| CLOCK to SERIAL DATA OUT Propagation Delay Time                                                                                                                                     | t <sub>P(DO)</sub>                           |                                                                                                                          | 30                   |                      | _                  | ns                   |
| OUTPUT ENABLE to OUT0 Propagation Delay Time                                                                                                                                        | t <sub>P(OE)</sub>                           |                                                                                                                          | -                    | 75                   | -                  | ns                   |
| Staggering Delay (between consecutive outputs)                                                                                                                                      | t <sub>D</sub>                               | _                                                                                                                        | 10                   | 20                   | 40                 | ns                   |
| Total Delay Time (15 × t <sub>D</sub> )                                                                                                                                             | t <sub>Dtotal</sub>                          |                                                                                                                          | -                    | 300                  | _                  | ns                   |
| CLOCK Pulse Width                                                                                                                                                                   | t <sub>high</sub> , t <sub>low</sub>         | 4                                                                                                                        | 20                   | _                    | _                  | ns                   |
| SERIAL DATA IN Lord Time                                                                                                                                                            | t <sub>SU(D)</sub>                           | 4                                                                                                                        | 20                   |                      | _                  | ns                   |
| SERIAL DATA IN Hold Time                                                                                                                                                            | t <sub>H(D)</sub>                            | 4                                                                                                                        | 20                   |                      | _                  | ns                   |
| LATCH ENABLE Setup Time                                                                                                                                                             | t <sub>SU(LE)</sub>                          | 4                                                                                                                        | 40                   |                      | _                  | ns                   |
| LATCH ENABLE Hold Time                                                                                                                                                              | t <sub>H(LE)</sub>                           | 4                                                                                                                        | 20                   |                      |                    | ns                   |
| OUTPUT ENABLE Set Up Time                                                                                                                                                           | t <sub>SU(OE)</sub>                          | Test Mode, V <sub>DD</sub> = 4.5 to 5.5 V                                                                                | 40                   |                      | _                  | ns                   |
| OUTPUT ENABLE Hold Time OUTPUT ENABLE Pulse Width*                                                                                                                                  | t <sub>H(OE)</sub>                           | 4                                                                                                                        | 20                   |                      | _                  |                      |
| IOUTPUT ENABLE PUISE WIGTN*                                                                                                                                                         |                                              |                                                                                                                          | 1 20                 | _                    |                    | ns                   |
|                                                                                                                                                                                     | t <sub>W(OE)</sub>                           |                                                                                                                          |                      |                      | -                  | us                   |
| CLOCK to SERIAL DATA OUT Propagation Delay Time                                                                                                                                     | t <sub>P(DO)</sub>                           |                                                                                                                          | 30                   | -                    | -                  | us<br>ns             |
| CLOCK to SERIAL DATA OUT Propagation Delay Time OUTPUT ENABLE to OUT0 Propagation Delay Time                                                                                        | t <sub>P(DO)</sub>                           |                                                                                                                          | 30                   | -<br>75              |                    | us<br>ns<br>ns       |
| CLOCK to SERIAL DATA OUT Propagation Delay Time OUTPUT ENABLE to OUT0 Propagation Delay Time Staggering Delay (between consecutive outputs)                                         | t <sub>P(DO)</sub> t <sub>P(OE)</sub>        |                                                                                                                          | 30<br>-<br>10        | -<br>75<br>20        | -<br>-<br>40       | us<br>ns<br>ns       |
| CLOCK to SERIAL DATA OUT Propagation Delay Time OUTPUT ENABLE to OUT0 Propagation Delay Time Staggering Delay (between consecutive outputs) Total Delay Time (15 × t <sub>D</sub> ) | $t_{P(DO)}$ $t_{P(OE)}$ $t_{D}$ $t_{Dtotal}$ | 000/ to 100/ voltage                                                                                                     | 30<br>-<br>10<br>-   | -<br>75<br>20<br>300 | -<br>-<br>40<br>-  | us<br>ns<br>ns<br>ns |
| CLOCK to SERIAL DATA OUT Propagation Delay Time OUTPUT ENABLE to OUT0 Propagation Delay Time Staggering Delay (between consecutive outputs)                                         | t <sub>P(DO)</sub> t <sub>P(OE)</sub>        | 90% to 10% voltage<br>10% to 90% voltage                                                                                 | 30<br>-<br>10        | -<br>75<br>20        | -<br>-<br>40       | us<br>ns<br>ns       |

<sup>\*</sup>See LED Open Circuit Detection (Test) mode timing diagram.



#### **Truth Table**

| Serial                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Clock                             | Shift Register Contents                                           | Serial                            | Latch | Latch Contents                  | Output | Output Contents                 |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-------------------------------------------------------------------|-----------------------------------|-------|---------------------------------|--------|---------------------------------|
| Data Input Input I I Input Inp | $I_0$ $I_1$ $I_2$ $I_{n-1}$ $I_n$ | Enable<br>Input                                                   | $l_0$ $l_1$ $l_2$ $l_{n-1}$ $l_n$ |       |                                 |        |                                 |
| Н                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 」                                 | H R <sub>0</sub> R <sub>1</sub> R <sub>n-2</sub> R <sub>n-1</sub> | R <sub>n-1</sub>                  |       |                                 |        |                                 |
| L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 」                                 | L R <sub>0</sub> R <sub>1</sub> R <sub>n-2</sub> R <sub>n-1</sub> | R <sub>n-1</sub>                  |       |                                 |        |                                 |
| X                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | <b>し</b>                          | $R_0 R_1 R_2 \dots R_{n-1} R_n$                                   | $R_n$                             |       |                                 |        |                                 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                   | X X X X X                                                         | Х                                 | L     | $R_0 R_1 R_2 \dots R_{n-1} R_n$ |        |                                 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                   | $P_0 P_1 P_2 \dots P_{n-1} P_n$                                   | $P_n$                             | Н     | $P_0 P_1 P_2 \dots P_{n-1} P_n$ | L      | $P_0 P_1 P_2 \dots P_{n-1} P_n$ |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                   |                                                                   |                                   |       | X X X X X                       | Н      | ннн н н                         |

L = Low logic (voltage) level

H = High logic (voltage) level

X = Don't care

P = Present state

R = Previous state

n = 7 for the A6278, n = 15 for the A6279

## Inputs and Outputs Equivalent Circuits



## Normal Mode Timing Requirements



### LED Open Circuit Detection (Test) Mode Timing Requirements

(A) To enter LED OCD mode, a minimum of one CLOCK pulse is required after LATCH ENABLE is brought back low.



(B) To output the latched error code, OUTPUT ENABLE must be held low a minimum of 3 CLOCK cycles.



(C) When returning to Normal mode, a minimum of three CLOCK pulses is required after OUTPUT ENABLE is brought back high.





### **Functional Description**

#### **Normal Mode**

Serial data present at the SERIAL DATA IN input is transferred to the shift register on the logic 0-to-logic 1 transition of the CLOCK input pulse. On succeeding CLOCK pulses, the register shifts data towards the SERIAL DATA OUT pin. The serial data must appear at the input prior to the rising edge of the CLOCK input waveform.

Data present in any register is transferred to the respective latch when the LATCH ENABLE input is high (serial-to-parallel conversion). The latches continue to accept new data as long as the LATCH ENABLE input is held high.

Applications where the latches are bypassed (LATCH ENABLE tied high) will require that the OUTPUT ENABLE input be high during serial data entry. When the OUTPUT ENABLE input is high, the output sink drivers are disabled (OFF).

The data stored in the latches is not affected by the OUTPUT ENABLE input. With the OUTPUT ENABLE input active (low), the outputs are controlled by the state of their respective latches.

#### **LED Open Circuit Detection (Test) Mode**

The LED Open Circuit Detection (OCD) mode, or *Test* mode, is entered by clocking in the LED OCD mode initialization sequence on the OUTPUT ENABLE (OE) and LATCH ENABLE (LE) pins. In Normal mode, the OE and LE pins do not change states while the CLOCK signal is cycling. The initialization sequence is shown in panel A of the LED OCD timing requirements diagram on page 7.

Note: Each step event during mode sequencing happens on the leading edge of the CLOCK signal. Five step events (CLOCK pulses) are required to enter OCD mode and five step events are required to return to Normal mode.

A pattern, such as all highs, should first be loaded into the registers and latched leaving LE low. The device is then sequenced into LED OCD mode. It should be noted that data is still being sent through the shift registers while entering the LED OCD mode. However, this data is not latched when the LE pin goes high and sees a CLOCK pulse during the initialization sequence. Open circuit detection does not take place until the sequence in Panel B on page 7 is performed. During this sequence, the OE pin must be held low for a minimum of 2  $\mu s$  ( $t_{W(OE1)}$ ) to ensure proper settling of the output currents and be given a minimum of three CLOCK pulses. During the period that the OE pin is low (active), OCD testing begins. The V<sub>CE</sub> voltage on each of the output pins is compared to the Open LED Detection Theshold,  $V_{\text{CE(OCD)}}$ . If the  $V_{\text{CE}}$  of an enabled output is lower than  $V_{\text{CE(OCD)}}$ , an error bit value of 0 is set in the corresponding shift register. A value of 1 will be set if no error is detected. If a particular output is not enabled, a 0 will be set. The error codes are summarized in the following table:

Output State Test Condition Error Code Meaning

| <b>Output State</b> | <b>Test Condition</b>    | Error Code | Meaning  |
|---------------------|--------------------------|------------|----------|
| OFF                 | N/A                      | 0          | N/A      |
| ON                  | $V_{CE} < V_{CE(OCD)}$   | 0          | Open/TSD |
| ON                  | $V_{CE} \ge V_{CE(OCD)}$ | 1          | Normal   |

After the testing process, setting the OE pin high causes the shift registers to latch the error code data where it can then be clocked out of the SERIAL DATA OUT pin. The OCD latching sequence (OE low, 3 CLOCK pulses, OE high as shown in panel B of the LED OCD timing diagram) can then be repeated if necessary to look for intermittent contact problems.

The state of the outputs can be programmed with new data at any time while in LED OCD mode (the same as in Normal mode). This allows specific patterns to be tested for open circuits. The pattern that is latched will then be tested during the OCD latching sequence and the resulting bit values can be clocked out of the SERIAL DATA OUT pin.

Note: LED Open Circuit Detection will not work properly if the current is being externally limited by resistors to within the set current limit for the device.

To return to Normal mode, perform the clocking sequence shown in panel C of the timing diagram on the OE and LE pins.



### Constant Current ( $R_{EXT}$ )

The A6278 and A6279 allow the user to set the magnitude of the constant current to the LEDs. Once set, the current remains constant regardless of the LED voltage variation, the supply voltage variation, or other circuit parameters that could otherwise

affect LED current. The output current is determined by the value of an external current-control resistor ( $R_{\rm EXT}$ ). The relationship of these parameters is shown in figure 1. Typical characteristics for output current and  $V_{\rm CE}$  are shown in figure 2 for common values of  $R_{\rm EXT}$ .

Figure 1. Output Current versus Current Control Resistance  $T_A=25^{\circ}C$ ,  $V_{CE}=0.7$  V



Figure 2. Output Current versus Device Voltage Drop



# A6278 and A6279

# Serial-Input, Constant-Current Latched LED Drivers with Open LED Detection

#### **Undervoltage Lockout**

The A6278 and A6279 include an internal under-voltage lockout (UVLO) circuit that disables the outputs in the event that the logic supply voltage drops below a minimum acceptable level. This feature prevents the display of erroneous information, a necessary function for some critical applications.

Upon recovery of the logic supply voltage after a UVLO event, and on power-up, all internal shift registers and latches are set to 0. The A6278/A6279 is then in Normal mode.

#### **Output Staggering Delay**

The A6278/A6279 has a 20 ns delay between each output. The staggering of the outputs reduces the in-rush of currents onto the power and ground planes. This aids in power supply decoupling and EMI/EMC reduction.

The output staggering delay occurs under the following conditions:

- OUTPUT ENABLE is pulled low
- OUTPUT ENABLE is held low and LATCH ENABLE is pulled high
- OUTPUT ENABLE is held low, LATCH ENABLE is held high, and CLOCK is pulled high

The 20 ns delays are cumulative across all the outputs. Under any of the above conditions, the state of OUT0 gets set after a typical propagation delay,  $t_{P(OE)}$ . OUT1 will get set 20 ns after OUT0, and so forth. In the A6279, OUT15 will get set after 300 ns (15 × 20 ns) plus  $t_{P(OE)}$ .

Note: The maximum CLOCK frequency is reduced in applications where both the OUTPUT ENABLE pin is held low and the LATCH ENABLE pin is held high continuously, and the outputs change state on the CLOCK edges. The staggering delay could cause spurious output responses at CLOCK speeds greater than 1 MHz.

#### Thermal Shutdown

When the junction temperature of the A6278/A6279 reaches the thermal shutdown temperature threshold,  $T_{JTSD}$  (165°C typical), the outputs are shut off until the junction temperature cools down below the recovery threshold,  $T_{JTSD} - T_{JTSDhys}$  (15°C typical). The shift register and output latches will remain active during a TSD event. Therefore, there is no need to reset the data in the output latches.

In LED OCD mode, if the junction temperature reaches the Thermal Shut Down threshold, the outputs will turn off, as in Normal mode operation. However, all of the shift registers will be set with 0, the error bit value.



### **Application Information**

#### Load Supply Voltage (V<sub>LED</sub>)

These devices are designed to operate with driver voltage drops ( $V_{CE}$ ) of 0.7 to 3V, with an LED forward voltage,  $V_F$ , of 1.2 to 4.0 V. If higher voltages are dropped across the driver, package power dissipation will increase significantly. To minimize package power dissipation, it is recommended to use the lowest possible load supply voltage,  $V_{LED}$ , or to set any series voltage dropping,  $V_{DROP}$ , according to the following formula:

$$V_{DROP} = V_{LED} - V_F - V_{CE}$$

with  $V_{DROP} = I_O \times R_{DROP}$  for a single driver or for a Zener diode  $(V_Z)$ , or for a series string of diodes (approximately 0.7 V per diode) for a group of drivers (see figure 3). If the available voltage source,  $V_{LED}$ , will cause unacceptable power dissipation and series resistors or diodes are undesirable, a voltage regulator can be used to provide supply voltages.

For reference, typical LED forward voltages are:

| LED Type | V <sub>F</sub> (V) |
|----------|--------------------|
| White    | 3.5 to 4.0         |
| Blue     | 3.0 to 4.0         |
| Green    | 1.8 to 2.2         |
| Yellow   | 2.0 to 2.1         |
| Amber    | 1.9 to 2.65        |
| Red      | 1.6 to 2.25        |
| Infrared | 1.2 to 1.5         |

#### **Pattern Layout**

This device has a common logic ground and power ground terminal, GND. For the LP package, the GND pin should be tied to the exposed metal pad, EP, allowing the ground plane copper to be used to dissipate heat. If the ground pattern layout contains large common mode resistance, and the voltage between the system ground and the LATCH ENABLE, OUTPUT ENABLE, or CLOCK terminals exceeds 2.5 V (because of switching noise), these devices may not work properly.

#### Package Power Dissipation (P<sub>D</sub>)

The maximum allowable package power dissipation based on package type is determined by:

$$P_{D(max)} = (150 - T_A) / R_{\theta JA},$$

where  $R_{\theta JA}$  is the thermal resistance of the package, determined experimentally. Power dissipation levels based on the package are shown in the Package Thermal Characteristics section (see page 14).

The actual package power dissipation is determined by:

$$P_{D(act)} = DC \times (V_{CE} \times I_O \times 16) + (V_{DD} \times I_{DD}),$$

where DC is the duty cycle. The value 16 represents the maximum number of available device outputs for the A6279, used for the worst-case scenario (displaying all 16 LEDs; this would be 8 for the A6278).

When the load suppy voltage,  $V_{LED}$ , is greater than 3 to 5 V, and  $P_{D(act)} > P_{D(max)}$ , an external voltage reducer ( $V_{DROP}$ ) must be used (see figure 3).

Reducing the percent duty cycle, DC, will also reduce power dissipation. Typical results are shown on the following pages.



Figure 3. Typical appplications for voltage drops

## Allowable Output Current versus Duty Cycle, A6278 $V_{DD} = 5 V$



# Allowable Output Current versus Duty Cycle, A6279 $V_{DD} = 5 \text{ V}$



## Package Thermal Characteristics

| Characteristic             | Symbol           | Test Conditions*                                                      |    | Unit |
|----------------------------|------------------|-----------------------------------------------------------------------|----|------|
| Package Thermal Resistance | R <sub>θJA</sub> | A package, 16-pin, measured on 4-layer board based on JEDEC standard  | 38 | °C/W |
|                            |                  | A package, 24-pin, measured on 4-layer board based on JEDEC standard  | 26 | °C/W |
|                            |                  | LP package, 16-pin, measured on 4-layer board based on JEDEC standard | 34 | °C/W |
|                            |                  | LP package, 24-pin, measured on 4-layer board based on JEDEC standard | 28 | °C/W |
|                            |                  | LW package, 16-pin, measured on 4-layer board based on JEDEC standard | 48 | °C/W |
|                            |                  | LW package, 24-pin, measured on 4-layer board based on JEDEC standard | 44 | °C/W |

<sup>\*</sup>Additional thermal information is available on the Allegro Web site.





## Package A, 16-pin DIP (A6278)



## Package A, 24-pin DIP (A6279)



## Package LP, 16-pin TSSOP with Exposed Thermal Pad (A6278)



## Package LP, 24-pin TSSOP with Exposed Thermal Pad (A6279)



## Package LW, 16-pin SOIC (A6278)



## Package LW, 24-pin SOIC (A6279)



## A6278 and A6279

# Serial-Input, Constant-Current Latched LED Drivers with Open LED Detection

 $The \ products \ described \ herein \ are \ manufactured \ under \ one \ or \ more \ of \ the \ following \ U.S. \ patents: 5,045,920; 5,264,783; 5,442,283; 5,389,889; and the substituted \ under \ one \ or \ more \ of \ the \ following \ U.S. \ patents: 5,045,920; 5,264,783; 5,442,283; 5,389,889; and the substituted \ under \ one \ or \ more \ of \ the \ following \ U.S. \ patents: 5,045,920; 5,264,783; 5,442,283; 5,389,889; and the substituted \ under \ one \ or \ under \ one \ or \ under \ one \ of \ under \ one \ one$ 5,581,179; 5,517,112; 5,619,137; 5,621,319; 5,650,719; 5,686,894; 5,694,038; 5,729,130; 5,917,320; and other patents pending.

Allegro MicroSystems, Inc. reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

Allegro products are not authorized for use as critical components in life-support devices or systems without express written approval.

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, Inc. assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

Copyright©2005, 2006 Allegro MicroSystems, Inc.

