

# Serial 16-Bit Multiplying DAC with Clear to Mid-Scale Input

July 1998

### **FEATURES**

- Asynchronous Clear Input Clears DAC to Mid Scale
- DNL and INL: 1LSB Max
- Low Glitch Impulse: 1nV-s Typ
- Pin Compatible with Industry Standard 12-Bit DACs: LTC8143/LTC7543
- 4-Quadrant Multiplication
- Low Power Consumption
- Power-On Reset Clears DAC to Mid Scale
- Daisy-Chain Serial Output

## **APPLICATIONS**

- Process Control and Industrial Automation
- Software Controlled Gain Adjustment
- Digitally Controlled Filter and Power Supplies
- Automatic Test Equipment

## DESCRIPTION

The LTC®1596-1 is a serial input, 16-bit multiplying current output DAC. The device is pin and hardware compatible with the 12-bit LTC8143/LTC7543 and comes in 16-pin PDIP and SO wide packages. It offers clear to mid scale for both the clear input and power-on reset. A related device, the LTC1596, is identical except it clears to zero scale.

The LTC1596-1 is specified over the industrial temperature range. Sensitivity of INL to op amp  $V_{OS}$  is reduced by five times compared to the industry standard 12-bit DACs, so most systems can be easily upgraded to true 16-bit resolution and linearity without requiring more precise op amps.

This DAC includes an internal deglitching circuit that reduces the glitch impulse by more than ten times to 1nV-s typ.

17, LTC and LT are registered trademarks of Linear Technology Corporation.

## TYPICAL APPLICATION

#### Multiplying DAC Has Easy 3-Wire Serial Interface



#### **Integral Nonlinearity**



## **ABSOLUTE MAXIMUM RATINGS**

| V <sub>DD</sub> to AGND                         | – 0.5V to 7V              |
|-------------------------------------------------|---------------------------|
| V <sub>DD</sub> to DGND                         | 0.5V to 7V                |
| AGND to DGND                                    | V <sub>DD</sub> + 0.5V    |
| DGND to AGND                                    | V <sub>DD</sub> + 0.5V    |
| V <sub>REF</sub> to AGND, DGND                  | ±25V                      |
| R <sub>FB</sub> to AGND, DGND                   |                           |
| Digital Inputs to DGND                          | $0.5V$ to $V_{DD} + 0.5V$ |
| V <sub>OUT1</sub> , V <sub>OUT2</sub> to AGND – | $0.5V$ to $V_{DD} + 0.5V$ |
| Maximum Junction Temperature                    | 150°C                     |
| Operating Temperature Range                     |                           |
| LTC1596-1C                                      | 0°C to 70°C               |
| LTC1596-1I                                      | 40°C to 85°C              |
| Storage Temperature Range                       | 65°C to 150°C             |
| Lead Temperature (Soldering, 10 sec             | ) 300°C                   |
|                                                 |                           |

## PACKAGE/ORDER INFORMATION



Consult factory for Military grade parts.

## **ELECTRICAL CHARACTERISTICS**

 $V_{DD}$  = 5V  $\pm 10\%$ ,  $V_{REF}$  = 10V,  $V_{OUT1}$  =  $V_{OUT2}$  = AGND = 0V,  $T_A$  =  $T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted.

|          |                           |                                      |   | LT  | C1596      |     | LT  | C1596 | 6-1B | LT  | C1596 |     |       |
|----------|---------------------------|--------------------------------------|---|-----|------------|-----|-----|-------|------|-----|-------|-----|-------|
| SYMBOL   | PARAMETER                 | CONDITIONS                           |   | MIN | TYP        | MAX | MIN | TYP   | MAX  | MIN | TYP   | MAX | UNITS |
| Accuracy |                           |                                      |   |     |            |     |     |       |      |     |       |     |       |
|          | Resolution                |                                      | • | 16  |            |     | 16  |       |      | 16  |       |     | Bits  |
|          | Monotonicity              |                                      | • | 16  |            |     | 16  |       |      | 15  |       |     | Bits  |
| INL      | Integral Nonlinearity     | (Note 1) T <sub>A</sub> = 25°C       |   |     | ±0.25      | ±1  |     |       | ±2   |     |       | ±4  | LSB   |
|          |                           | T <sub>MIN</sub> to T <sub>MAX</sub> | • |     | $\pm 0.35$ | ±1  |     |       | ±2   |     |       | ±4  | LSB   |
| DNL      | Differential Nonlinearity | T <sub>A</sub> = 25°C                |   |     | ±0.2       | ±1  |     |       | ±1   |     |       | ±2  | LSB   |
|          |                           | T <sub>MIN</sub> to T <sub>MAX</sub> | • |     | ±0.2       | ±1  |     |       | ±1   |     |       | ±2  | LSB   |
| GE       | Gain Error                | (Note 2) T <sub>A</sub> = 25°C       |   |     | 2          | ±16 |     |       | ±16  |     |       | ±32 | LSB   |
|          |                           | T <sub>MIN</sub> to T <sub>MAX</sub> | • |     | 3          | ±16 |     |       | ±32  |     |       | ±32 | LSB   |

#### $V_{DD}$ = 5V ±10%, $V_{REF}$ = 10V, $V_{OUT1}$ = $V_{OUT2}$ = AGND = 0V, $T_A$ = $T_{MIN}$ to $T_{MAX}$ , unless otherwise noted.

| SYMBOL               | PARAMETER                         | CONDITIONS                                                             |   | MIN | TYP | MAX        | UNITS      |
|----------------------|-----------------------------------|------------------------------------------------------------------------|---|-----|-----|------------|------------|
|                      | Gain Temperature Coefficient      | (Note 3) ∆Gain/∆Temperature                                            | • |     | 1   | 2          | ppm/°C     |
| I <sub>LEAKAGE</sub> | OUT1 Leakage Current              | (Note 4) T <sub>A</sub> = 25°C<br>T <sub>MIN</sub> to T <sub>MAX</sub> | • |     |     | ±3<br>±15  | nA<br>nA   |
|                      | Zero-Scale Error                  | T <sub>A</sub> = 25°C<br>T <sub>MIN</sub> to T <sub>MAX</sub>          | • |     |     | ±0.2<br>±1 | LSB<br>LSB |
| PSRR                 | Power Supply Rejection            | $V_{DD} = 5V \pm 10\%$                                                 | • |     | ±1  | ±2         | LSB/V      |
| Reference            | Input                             |                                                                        |   |     |     |            |            |
| R <sub>REF</sub>     | V <sub>REF</sub> Input Resistance | (Note 5)                                                               | • | 5   | 7   | 10         | kΩ         |

# **ELECTRICAL CHARACTERISTICS**

 $V_{DD} = 5V \pm 10\%, \ V_{REF} = 10V, \ V_{OUT1} = V_{OUT2} = AGND = 0V, \ T_A = T_{MIN} \ to \ T_{MAX}, \ unless \ otherwise \ noted.$ 

| SYMBOL                                    | PARAMETER                                                 | CONDITIONS                                                     |   | MIN | TYP       | MAX       | UNITS      |
|-------------------------------------------|-----------------------------------------------------------|----------------------------------------------------------------|---|-----|-----------|-----------|------------|
| AC Perform                                | nance                                                     |                                                                |   |     |           |           |            |
|                                           | Output Current Settling Time                              | (Notes 6, 7)                                                   |   |     | 1         |           | μs         |
|                                           | Midscale Glitch Impulse                                   | C <sub>FEEDBACK</sub> = 33pF                                   |   |     | 1         |           | nV-s       |
|                                           | Digital-to-Analog Glitch Impulse                          | (Notes 6, 8)                                                   |   |     | 1         |           | nV-s       |
|                                           | Multiplying Feedthrough Error                             | V <sub>REF</sub> = ±10V, 10kHz Sine Wave                       |   |     | 1         |           | $mV_{P-P}$ |
| THD                                       | Total Harmonic Distortion                                 | (Note 9)                                                       |   |     | 108       |           | dB         |
|                                           | Output Noise Voltage Density                              | (Note 10) f = 1kHz                                             |   |     | 11        |           | nV/√Hz     |
| Analog Ou                                 | tputs                                                     |                                                                |   |     |           |           |            |
| C <sub>OUT1</sub>                         | OUT1 Output Capacitance (Note 3)                          | DAC Register Loaded to All 1s<br>DAC Register Loaded to All 0s | • |     | 115<br>70 | 130<br>80 | pF<br>pF   |
| Digital Inp                               | uts                                                       |                                                                |   |     |           |           |            |
| $\overline{V_{IH}}$                       | Digital Input High Voltage                                |                                                                | • | 2.4 |           |           | V          |
| $\overline{V_{IL}}$                       | Digital Input Low Voltage                                 |                                                                | • |     |           | 0.8       | V          |
| I <sub>IN</sub>                           | Digital Input Current                                     |                                                                | • |     | 0.001     | ±1        | μА         |
| C <sub>IN</sub>                           | Digital Input Capacitance                                 | (Note 3) V <sub>IN</sub> = 0V                                  | • |     |           | 8         | pF         |
| V <sub>OH</sub>                           | Digital Output High Voltage                               | I <sub>OH</sub> = 200μA                                        | • | 4   |           |           | V          |
| $\overline{V_{0L}}$                       | Digital Output Low Voltage                                | I <sub>OL</sub> = -1.6mA                                       | • |     |           | 0.4       | V          |
| Timing Ch                                 | aracteristics                                             |                                                                |   |     |           |           |            |
| t <sub>DS1</sub>                          | Serial Input to Strobe Setup Time                         | STB1 Used as the Strobe                                        | • | 30  | 5         |           | ns         |
| t <sub>DS2</sub>                          |                                                           | STB2 Used as the Strobe                                        | • | 20  | -5        |           | ns         |
| t <sub>DS3</sub>                          |                                                           | STB3 Used as the Strobe                                        | • | 25  | 0         |           | ns         |
| t <sub>DS4</sub>                          |                                                           | STB4 Used as the Strobe                                        | • | 20  | -5        |           | ns         |
| t <sub>DH1</sub>                          | Serial Input to Strobe Hold Time                          | STB1 Used as the Strobe                                        | • | 30  | 5         |           | ns         |
| t <sub>DH2</sub>                          |                                                           | STB2 Used as the Strobe                                        | • | 40  | 15        |           | ns         |
| t <sub>DH3</sub>                          |                                                           | STB3 Used as the Strobe                                        | • | 35  | 10        |           | ns         |
| t <sub>DH4</sub>                          |                                                           | STB4 Used as the Strobe                                        | • | 40  | 15        |           | ns         |
| t <sub>SRI</sub>                          | Serial Input Data Pulse Width                             |                                                                | • | 60  |           |           | ns         |
| t <sub>STB1</sub> to t <sub>STB4</sub>    | Strobe Pulse Width                                        | (Note 11)                                                      | • | 60  |           |           | ns         |
| t <sub>STB1</sub> to<br>t <sub>STB4</sub> | Strobe Pulse Width                                        | (Note 12)                                                      | • | 60  |           |           | ns         |
| $\overline{t_{LD1}}, \overline{t_{LD2}}$  | LD1, LD2 Pulse Width                                      |                                                                | • | 60  |           |           | ns         |
| t <sub>ASB</sub>                          | LSB Strobed into Input Register to Load DAC Register Time |                                                                | • | 0   |           |           | ns         |
| $\overline{t_{CLR}}$                      | Clear Pulse Width                                         |                                                                | • | 100 |           |           | ns         |
| t <sub>PD1</sub>                          | STB1 to SRO Propagation Delay                             | C <sub>L</sub> = 50pF                                          | • | 30  |           | 150       | ns         |
| t <sub>PD</sub>                           | STB2, STB3, STB4 to SRO<br>Propagation Delay              | C <sub>L</sub> = 50pF                                          | • | 30  |           | 200       | ns         |



### **ELECTRICAL CHARACTERISTICS**

 $V_{DD} = 5V \pm 10\%$ ,  $V_{REF} = 10V$ ,  $V_{OUT1} = V_{OUT2} = AGND = 0V$ ,  $T_A = T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted.

| SYMBOL    | PARAMETER      | CONDITIONS                             | MIN | TYP | MAX | UNITS |    |
|-----------|----------------|----------------------------------------|-----|-----|-----|-------|----|
| Power Sup | pply           |                                        |     |     |     |       |    |
| $V_{DD}$  | Supply Voltage |                                        | •   | 4.5 | 5   | 5.5   | V  |
| $I_{DD}$  | Supply Current | Digital Inputs = 0V or V <sub>DD</sub> | •   |     | 1.5 | 10    | μА |

The ● denotes specifications which apply over the full operating temperature range.

**Note 1:**  $\pm 1$ LSB =  $\pm 0.0015\%$  of full scale =  $\pm 15.3$ ppm of full scale.

Note 2: Using internal feedback resistor.

Note 3: Guaranteed by design, not subject to test.

Note 4: I<sub>OUT1</sub> with DAC register loaded with all 0s.

**Note 5:** Typical temperature coefficient is 100ppm/°C.

Note 6: OUT1 load =  $100\Omega$  in parallel with 13pF.

**Note 7:**  $\underline{\text{To 0.0015}}\%$  for a full-scale change, measured from the falling edge of  $\underline{\text{LD1}}$  or  $\underline{\text{LD2}}$ .

Note 8:  $V_{REF} = 0V$ . DAC register contents changed from all 0s to all 1s or all 1s to all 0s.

Note 9:  $V_{REF} = 6V_{RMS}$  at 1kHz. DAC register loaded with all 1s; op amp = LT1007.

**Note 10:** Calculation from  $e_n = \sqrt{4kTRB}$  where: k = Boltzmann constant  $(J/^{\circ}K)$ ;  $R = resistance (\Omega)$ ;  $T = temperature (^{\circ}K)$ ; B = bandwidth (Hz).

**Note** 11: Minimum high time for STB1, STB2, STB4. Minimum low time for  $\overline{\text{STB3}}$ .

**Note 12:** Minimum low time for STB1, STB2, STB4. Minimum high time for  $\overline{\text{STB3}}$ .

## PIN FUNCTIONS

**OUT1 (Pin 1):** True Current Output Pin. Tie to inverting input of current to voltage converter op amp.

**OUT2 (Pin 2):** Complement Current Output Pin. Tie to analog ground.

**AGND (Pin 3):** Analog Ground Pin.

**STB1, STB2, STB3, STB4** (Pins 4, 8, 10, 11): Serial Interface Clock Inputs. <u>STB1</u>, STB2 and STB4 are rising edge triggered inputs. <u>STB3</u> is a falling edge triggered input (see Truth Tables).

**LD1**, **LD2** (**Pins 5**, **9**): Serial Interface Load Control Inputs. When LD1 and LD2 are pulled low, data is loaded from the shift register into the DAC register, updating the DAC output (see Truth Tables).

**SRO** (**Pin 6**): The Output of the Shift Register. Becomes valid on the active edge of the serial clock.

**SRI (Pin 7):** The Serial Data Input. Data on the SRI pin is latched into the shift register on the active edge of the serial clock. Data is loaded MSB first.

DGND (Pin 12): Digital Ground Pin.

**CLR (Pin 13):** The Clear Pin for the DAC. Clears DAC to mid scale when pulled low. This pin should be tied to  $V_{DD}$  for normal operation.

**V<sub>DD</sub>** (**Pin 14**): The Positive Supply Input.  $4.5V \le V_{DD} \le 5.5V$ . Requires a bypass capacitor to ground.

**V**<sub>REF</sub> (**Pin 15**): Reference Input.

**R<sub>FB</sub>** (**Pin 16**): Feedback Resistor. Normally tied to the output of the current to voltage converter op amp.



## TRUTH TABLES

Table 1. LTC1596-1 Input Register

| CONTROL INPUTS |      |      | TS   |                                          |
|----------------|------|------|------|------------------------------------------|
| STB1           | STB2 | STB3 | STB4 | Input Register and SRO Operation         |
|                | 0    | 1    | 0    | Serial Data Bit on SRI Loaded into Input |
| 0              | ⅎ    | 1    | 0    | Register, MSB First                      |
| 0              | 0    | ₹    | 0    | Data Bit or SRI Appears on SRO Pin       |
| 0              | 0    | 1    | ⅎ    | After 16 Clocked Bits                    |
| 1              | Χ    | Χ    | Χ    | No Input Register Operation              |
| Χ              | 1    | Χ    | Χ    | No SRO Operation                         |
| Χ              | Χ    | 0    | Χ    |                                          |
| Χ              | Χ    | Χ    | 1    |                                          |

Table 2. LTC1596-1 DAC Register

| CONTROL INPUTS |     | PUTS |                                                                                       |
|----------------|-----|------|---------------------------------------------------------------------------------------|
| CLR            | LD1 | LD2  | DAC Register Operation                                                                |
| 0              | Χ   | Х    | Reset DAC Register and Input Register to 1000000 (Mid Scale) (Asynchronous Operation) |
| 1              | 1   | Χ    | No DAC Register Operation                                                             |
| 1              | Χ   | 1    |                                                                                       |
| 1              | 0   | 0    | Load DAC Register with the Contents of Input<br>Register                              |

# **BLOCK DIAGRAM**



# TIMING DIAGRAM



## APPLICATIONS INFORMATION

### **Description**

The LTC1596-1 is a 16-bit multiplying DAC which has serial inputs and current outputs. It uses precision R/2R technology to provide exceptional linearity and stability. The device operates from a single 5V supply and provides ±10V reference input and voltage output ranges when used with an external op amp. This device has a proprietary deglitcher that reduces glitch energy to 1nV-s over a 0V to 10V output range.

#### Serial I/O

The LTC1596-1 has an SPI/MICROWIRE™ compatible serial port that accepts 16-bit serial words. Data is accepted MSB first and loaded with a load pin.

Data is shifted into the SRI data input on the rising edge of the strobe pin.

Four strobe pins are available STB1, STB2, STB3 and STB4. STB1, STB2 and STB4 capture data on their rising

Table 1).

edges. STB3 captures data on its falling edge (see Truth

The LTC1596-1 has two load pins, LD1 and LD2. To load data, both pins must be taken low. Normally one of the pins is grounded. An asynchronous clear input (CLR) resets the LTC1596-1 to mid scale when pulled low (see Truth Table 2).

The LTC1596-1 also has a data output pin SRO that can be connected to the SRI input of another DAC to daisy-chain multiple DACs on one 3-wire interface (see the Timing Diagram).

### 2-Quadrant Multiplying Mode ( $V_{OUT} = 0V$ to $-V_{REF}$ )

The LTC1596-1 can be used with a single op amp to provide 2-quadrant multiplying operation as shown in Figure 1. With a fixed –10V reference, the circuit shown gives a precision unipolar 0V to 10V output swing.

MICROWIRE is a trademark of National Semiconductor Corporation.



#### **Unipolar Binary Code Table**

| DIGITAL INPUT<br>Binary Number<br>In dac register | ANALOG OUTPUT<br>V <sub>out</sub>          |
|---------------------------------------------------|--------------------------------------------|
| MSB LSB                                           |                                            |
| 1111 1111 1111 1111                               | -V <sub>REF</sub> (65,535/65,536)          |
| 1000 0000 0000 0000                               | $-V_{REF}$ (32,768/65,536) = $-V_{REF}$ /2 |
| 0000 0000 0000 0001                               | -V <sub>REF</sub> (1/65,536)               |
| 0000 0000 0000 0000                               | 0V ,                                       |

Figure 1. Unipolar Operation (2-Quadrant Multiplication)  $V_{OUT}$  = 0V to  $-V_{REF}$ 



## APPLICATIONS INFORMATION

## 4-Quadrant Multiplying Mode ( $V_{OUT} = -V_{REF}$ to $V_{REF}$ )

The LTC1596-1 can be used with a dual op amp and three external resistors to provide 4-quadrant multiplying operation as shown in Figure 2. With a fixed 10V reference, the circuit shown gives a precision bipolar –10V to 10V output swing.

#### Op Amp Selection

Because of the extremely high accuracy of the 16-bit LTC1596-1, thought should be given to op amp selection in order to achieve the exceptional performance of which the part is capable. Fortunately, the sensitivity of INL and DNL to op amp offset has been greatly reduced compared to previous generations of multiplying DACs.

Op amp offset will contribute mostly to output offset and gain and will have minimal effect on INL and DNL. For

example, a  $500\mu V$  op amp offset will cause about 0.55LSB INL degradation and 0.15LSB DNL degradation with a 10V full-scale range. The main effects of op amp offset will be a degradation of zero-scale error equal to the op amp offset, and a degradation of full-scale error equal to twice the op amp offset. For example, the same  $500\mu V$  op amp offset will cause a 3.3LSB zero-scale error and a 6.5LSB full-scale error with a 10V full-scale range.

Op amp input bias current ( $I_{BIAS}$ ) contributes only a zero-scale error equal to  $I_{BIAS}(R_{FB}) = I_{BIAS}(R_{REF}) = I_{BIAS}(7k)$ .

#### Grounding

As with any high resolution converter, clean grounding is important. A low impedance analog ground plane and star grounding should be used.  $I_{OUT2}$  must be tied to the star ground with as low a resistance as possible.



#### **Bipolar Offset Binary Code Table**

| DIGITAL INPUT<br>Binary Number<br>In dac register | ANALOG OUTPUT<br>V <sub>out</sub> |
|---------------------------------------------------|-----------------------------------|
| MSB LSB                                           |                                   |
| 1111 1111 1111 1111                               | V <sub>REF</sub> (32,767/32,768)  |
| 1000 0000 0000 0001                               | V <sub>REF</sub> (1/32,768)       |
| 1000 0000 0000 0000                               | 0V                                |
| 0111 1111 1111 1111                               | -V <sub>REF</sub> (1/32,768)      |
| 0000 0000 0000 0000                               | -V <sub>REF</sub>                 |

Figure 2. Bipolar Operation (4-Quadrant Multiplication)  $V_{OUT} = -V_{REF}$  to  $V_{REF}$ 

# TYPICAL APPLICATION

## Unipolar Operation (2-Quadrant Multiplication) $V_{OUT} = 0V$ to $-V_{REF}$





# PACKAGE DESCRIPTION

Dimensions in inches (millimeters) unless otherwise noted.

## N Package 16-Lead PDIP (Narrow 0.300)

(LTC DWG # 05-08-1510)



\*THESE DIMENSIONS DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.010 INCH (0.254mm)

N16 1197

# PACKAGE DESCRIPTION

Dimensions in inches (millimeters) unless otherwise noted.

## SW Package 16-Lead Plastic Small Outline (Wide 0.300)

(LTC DWG # 05-08-1620)



1. PIN 1 IDENT, NOTCH ON TOP AND CAVITIES ON THE BOTTOM OF PACKAGES ARE THE MANUFACTURING OPTIONS.
THE PART MAY BE SUPPLIED WITH OR WITHOUT ANY OF THE OPTIONS

S16 (WIDE) 0396

- \*DIMENSION DOES NOT INCLUDE MOLD FLASH. MOLD FLASH SHALL NOT EXCEED 0.006" (0.152mm) PER SIDE
- \*\*DIMENSION DOES NOT INCLUDE INTERLEAD FLASH. INTERLEAD FLASH SHALL NOT EXCEED 0.010" (0.254mm) PER SIDE



# TYPICAL APPLICATION

## Bipolar Operation (4-Quadrant Multiplication) $V_{OUT} = -V_{REF}$ to $V_{REF}$



# **RELATED PARTS**

| PART NUMBER     | DESCRIPTION                                             | COMMENTS                                                         |
|-----------------|---------------------------------------------------------|------------------------------------------------------------------|
| LTC1590         | Dual Serial I/O Multiplying I <sub>OUT</sub> 12-Bit DAC | 16-Pin SO and PDIP, SPI Interface                                |
| LTC1595         | 16-Bit Mulitplying I <sub>OUT</sub> DAC in SO-8         | True 16-Bit Upgrade for DAC8043                                  |
| LTC1596         | 16-Bit Mulitplying I <sub>OUT</sub> DAC                 | True 16-Bit Upgrade for DAC8143 and AD7543, Clears to Zero Scale |
| LTC7541A        | Parallel I/O Multiplying I <sub>OUT</sub> 12-Bit DAC    | 12-Bit Wide Parallel Input                                       |
| LTC7543/LTC8143 | Serial I/O Multiplying I <sub>OUT</sub> 12-Bit DACs     | Clear Pin and Serial Data Output (LTC8143)                       |
| LTC7545A        | Parallel I/O Multiplying I <sub>OUT</sub> 12-Bit DAC    | 12-Bit Wide Latched Parallel Input                               |
| LTC8043         | Serial I/O Multiplying I <sub>OUT</sub> 12-Bit DAC      | 8-Pin SO and PDIP                                                |