# **XILINX**<sup>®</sup>

# XCR5032: 32 Macrocell CPLD

DS045 (v1.1) February 10, 2000

#### Features

- Industry's first TotalCMOS<sup>™</sup> PLD both CMOS design and process technologies
- Fast Zero Power (FZP™) design technique provides ultra-low power and very high speed
- High speed pin-to-pin delays of 6 ns
- Ultra-low static power of less than 75 μA
- 100% routable with 100% utilization while all pins and all macrocells are fixed
- Deterministic timing model that is extremely simple to use
- Two clocks with programmable polarity at every macrocell
- Support for asynchronous clocking
- Innovative XPLA<sup>™</sup> architecture combines high speed with extreme flexibility
- 1000 erase/program cycles guaranteed
- 20 years data retention guaranteed
- Logic expandable to 37 product terms
- PCI compliant
- Advanced 0.5µ E<sup>2</sup>CMOS process
- · Security bit prevents unauthorized access
- Design entry and verification using industry standard and Xilinx CAE tools
- Reprogrammable using industry standard device programmers
- Innovative Control Term structure provides either sum terms or product terms in each logic block for:
  - Programmable 3-state buffer
  - Asynchronous macrocell register preset/reset
- Programmable global 3-state pin facilitates `bed of nails' testing without using logic resources
- Available in both PLCC and VQFP packages
- Available in both Commercial and Industrial grades

#### Description

The XCR5032 CPLD (Complex Programmable Logic Device) is the first in a family of CoolRunner<sup>TM</sup> CPLDs from Xilinx. These devices combine high speed and zero power in a 32 macrocell CPLD. With the FZP design technique, the XCR5032 offers true pin-to-pin speeds of 6 ns, while simultaneously delivering power that is less than 75  $\mu$ A at standby without the need for "turbo bits" or other power down schemes. By replacing conventional sense amplifier methods for implementing product terms (a technique that has been used in PLDs since the bipolar era) with a cascaded chain of pure CMOS gates, the dynamic power is also substantially lower than any competing CPLD. These

**Product Specification** 

devices are the first TotalCMOS PLDs, as they use both a CMOS process technology **and** the patented full CMOS FZP design technique. For 3V applications, Xilinx also offers the high speed XCR3032 CPLD that offers these features in a full 3V implementation.

The Xilinx FZP CPLDs utilize the patented XPLA (eXtended Programmable Logic Array) architecture. The XPLA architecture combines the best features of both PLA and PAL type structures to deliver high speed and flexible logic allocation that results in superior ability to make design changes with fixed pinouts. The XPLA structure in each logic block provides a fast 6 ns PAL path with five dedicated product terms per output. This PAL path is joined by an additional PLA structure that deploys a pool of 32 product terms to a fully programmable OR array that can allocate the PLA product terms to any output in the logic block. This combination allows logic to be allocated efficiently throughout the logic block and supports as many as 37 product terms on an output. The speed with which logic is allocated from the PLA array to an output is only 2 ns, regardless of the number of PLA product terms used, which results in worst case t<sub>PD</sub>'s of only 8 ns from any pin to any other pin. In addition, logic that is common to multiple outputs can be placed on a single PLA product term and shared across multiple outputs via the OR array, effectively increasing design density.

The XCR5032 CPLDs are supported by industry standard CAE tools (Cadence/OrCAD, Exemplar Logic, Mentor, Synopsys, Synario, Viewlogic, and Synplicity), using text (ABEL, VHDL, Verilog) and/or schematic entry. Design verification uses industry standard simulators for functional and timing simulation. Development is supported on personal computer, Sparc, and HP platforms. Device fitting uses a Xilinx developed tool, XPLA Professional (available on the Xilinx web site).

The XCR5032 CPLD is reprogrammable using industry standard device programmers from vendors such as Data I/O, BP Microsystems, SMS, and others.

## **XPLA Architecture**

Figure 1shows a high level block diagram of a 32 macrocell device implementing the XPLA architecture. The XPLA architecture consists of logic blocks that are interconnected by a Zero-power Interconnect Array (ZIA). The ZIA is a virtual crosspoint switch. Each logic block is essentially a 36V16 device with 36 inputs from the ZIA and 16 macrocells. Each logic block also provides 32 ZIA feedback paths from the macrocells and I/O pins.

From this point of view, this architecture looks like many other CPLD architectures. What makes the CoolRunner family unique is what is inside each logic block and the design technique used to implement these logic blocks. The contents of the logic block will be described next.

#### Logic Block Architecture

Figure 2 illustrates the logic block architecture. Each logic block contains control terms, a PAL array, a PLA array, and 16 macrocells. the six control terms can individually be con-

figured as either SUM or PRODUCT terms, and are used to control the preset/reset and output enables of the 16 macrocells' flip-flops. The PAL array consists of a programmable AND array with a fixed OR array, while the PLA array consists of a programmable AND array with a programmable OR array. The PAL array provides a high speed path through the array, while the PLA array provides increased product term density.

Each macrocell has five dedicated product terms from the PAL array. The pin-to-pin  $t_{PD}$  of the XCR5032 device through the PAL array is 6 ns. This performance is equivalent to the fastest 5V CPLD available today. If a macrocell needs more than five product terms, it simply gets the additional product terms from the PLA array. The PLA array consists of 32 product terms, which are available for use by all 16 macrocells. The additional propagation delay incurred by a macrocell using one or all 32 PLA product terms is just 2 ns. So the total pin-to-pin t<sub>PD</sub> for the XCR5032 using six to 37 product terms is 8 ns (6 ns for the PAL + 2 ns for the PLA).



Figure 1: Xilinx XPLA CPLD Architecture

36 ZIA INPUTS

6 CONTROL 5 TO 16 MACROCELLS PAL ARRAY PLA ARRAY : : (32) SP00435A

Figure 2: Xilinx XPLA Logic Block Architecture

#### Macrocell Architecture

Figure 2 shows the architecture of the macrocell used in the CoolRunner family. The macrocell consists of a flip-flop that can be configured as either a D- or T-type. A D-type flip-flop is generally more useful for implementing state machines and data buffering. A T-type flip-flop is generally more useful in implementing counters. All CoolRunner family members provide both synchronous and asynchronous clocking and provide the ability to clock off either the falling or rising edges of these clocks. These devices are designed such that the skew between the rising and falling edges of a clock are minimized for clocking integrity. There are two clocks (CLK0 and CLK1) available on the XCR5032 device. Clock 0 (CLK0) is designated as the "synchronous" clock and must be driven by an external source. Clock 1 (CLK1) can either be used as a synchronous clock (driven by an external source) or as an asynchronous clock (driven by a macrocell equation). The timing for asynchronous clocks is different in that the t<sub>CO</sub> time is extended by the amount of time that it takes for the signal to propagate through the array and reach the clock network, and the t<sub>SU</sub> time is reduced.

Two of the control terms (CT0 and CT1) are used to control the Preset/Reset of the macrocell's flip-flop. The Preset/Reset feature for each macrocell can also be disabled. Note that the Power-on Reset leaves all macrocells in the "zero" state when power is properly applied. The other fourcontrol terms (CT2-CT5) can be used to control the Output Enable of the macrocell's output buffers. The reason there are as many control terms dedicated for the Output Enable of the macrocell is to insure that all CoolRunner devices are PCI compliant. The macrocell's output buffers can also be always enabled or disabled. All CoolRunner devices also provide a Global 3-State (GTS) pin, which, when enabled and pulled Low, will 3-state all the outputs of the device. This pin is provided to support "In-Circuit Testing" or "Bed-of-Nails" testing.

There are two feedback paths to the ZIA: one from the macrocell, and one from the I/O pin. The ZIA feedback path before the output buffer is the macrocell feedback path, while the ZIA feedback path after the output buffer is the I/O pin ZIA path. When the macrocell is used as an output, the output buffer is enabled, and the macrocell feedback path can be used to feedback the logic implemented in the macrocell. When the I/O pin is used as an input, the output buffer will be 3-stated and the input signal will be fed into the ZIA via the I/O feedback path, and the logic implemented in the buried macrocell can be fed back to the ZIA via the macrocell feedback path. It should be noted that unused inputs or I/Os should be properly terminated.



#### Figure 2: XCR5032 Macrocell Architecture

#### Terminations

The CoolRunner XCR5032C CPLDs are TotalCMOS devices. As with other CMOS devices, it is important to consider how to properly terminate unused inputs and I/O pins when fabricating a PC board. The XCR5032C devices do not have on-chip termination circuits, so it is recommended that unused inputs and I/O pins be properly terminated. Allowing unused inputs and I/O pins to float can cause the voltage to be in the linear region of the CMOS

input structures, which can increase the power consumption of the device. Xilinx recommends the use of  $10 K \Omega$  pull-up resistors for the termination. Using pull-up resistors allows the flexibility of using these pins should late design changes require additional I/O. These unused pins may also be tied directly to  $V_{\rm CC}$ , but this will make it more difficult to reclaim the use of the pin, should this be needed by a subsequent design revision.See the application note *Terminating Unused I/O Pins in Xilinx XPLA1 and XPLA2 CoolRunner CPLDs* for more information.

#### **Simple Timing Model**

Figure 3 shows the CoolRunner Timing Model. The Cool-Runner timing model looks very much like a 22V10 timing model in that there are three main timing parameters, including  $t_{PD}$ ,  $t_{SU}$ , and  $t_{CO}$ . In other architectures, the user may be able to fit the design into the CPLD, but is not sure whether system timing requirements can be met until after the design has been fit into the device. This is because the timing models of competing architectures are very complex and include such things as timing dependencies on the number of parallel expanders borrowed, sharable expanders, varying number of X and Y routing channels used, etc. In the XPLA architecture, the user knows up front whether the design will meet system timing requirements. This is due to the simplicity of the timing model. For example, in the XCR5032 device, the user knows up front that if a given output uses five product terms or less, the  $t_{PD} = 6$  ns, the  $t_{SU} = 4.5$  ns, and the  $t_{CO} = 5$  ns. If an output is using six to 37 product terms, an additional 2 ns must be added to the  $t_{PD}$  and  $t_{SU}$  timing parameters to account for the time to propagate through the PLA array.



#### Figure 3: CoolRunner Timing Model

# TotalCMOS Design Technique for Fast Zero Power

Xilinx is the first to offer a TotalCMOS CPLD, both in process technology and design technique. Xilinx employs a cascade of CMOS gates to implement its Sum of Products instead of the traditional sense amp approach. This CMOS gate implementation allows Xilinx to offer CPLDs which are both high performance and low power, breaking the paradigm that to have low power, you must have low performance. Refer to Figure 4 and Table 1 showing the I<sub>CC</sub> vs. Frequency of our XCR5032 TotalCMOS CPLD.



SP00442

Table 1:  $I_{CC}$  vs Frequency ( $V_{CC} = 5V, 25^{\circ}C$ )

| Frequency (MHz)              | 0    | 20   | 40   | 60   | 80   | 100  | 120  | 140  | 160  | 180  |
|------------------------------|------|------|------|------|------|------|------|------|------|------|
| Typical I <sub>CC</sub> (mA) | 0.05 | 9.62 | 17.5 | 25.6 | 32.5 | 40.8 | 49.0 | 55.9 | 64.2 | 75.2 |

# Absolute Maximum Ratings<sup>1</sup>

| Symbol           | Parameter                    |      | Max.                 | Unit |
|------------------|------------------------------|------|----------------------|------|
| V <sub>CC</sub>  | Supply voltage <sup>2</sup>  | -0.5 | 7.0                  | V    |
| VI               | Input voltage                | -1.2 | V <sub>CC</sub> +0.5 | V    |
| V <sub>OUT</sub> | Output voltage               | -0.5 | V <sub>CC</sub> +0.5 | V    |
| I <sub>IN</sub>  | Input current                | -30  | 30                   | mA   |
| I <sub>OUT</sub> | Output current               |      | 100                  | mA   |
| Т <sub>Ј</sub>   | Maximum junction temperature |      | 150                  | °C   |
| T <sub>str</sub> | Storage temperature          | -65  | 150                  | °C   |

Notes:

1. Stresses above those listed may cause malfunction or permanent damage to the device. This is a stress rating only. Functional operation at these or any other condition above those indicated in the operational and programming specification is not implied.

2. The chip supply voltage must rise monotonically.

# **Operating Range**

| Product Grade | Temperature  | Voltage |
|---------------|--------------|---------|
| Commercial    | 0 to +70°C   | 5V +5%  |
| Industrial    | -40 to +85°C | 5V +10% |

## **DC Electrical Characteristics For Commercial Grade Devices**

Commercial:  $0^{\circ}C \le T_{AMB} \le +70^{\circ}C$ ;  $4.75V \le V_{CC} \le 5.25V$ 

| Symbol                           | Parameter                                 | Test Conditions                                          | Min. | Max. | Unit |
|----------------------------------|-------------------------------------------|----------------------------------------------------------|------|------|------|
| V <sub>IL</sub>                  | Input voltage low                         | V <sub>CC</sub> = 4.75V                                  |      | 0.8  | V    |
| V <sub>IH</sub>                  | Input voltage high                        | V <sub>CC</sub> = 5.25V                                  | 2.0  |      | V    |
| VI                               | Input clamp voltage                       | V <sub>CC</sub> = 4.75V, I <sub>IN</sub> = -18 mA        |      | -1.2 | V    |
| V <sub>OL</sub>                  | Output voltage low                        | V <sub>CC</sub> = 4.75V, I <sub>OL</sub> = 12 mA         |      | 0.5  | V    |
| V <sub>OH</sub>                  | Output voltage high                       | V <sub>CC</sub> = 4.75V, I <sub>OH</sub> = -12 mA        | 2.4  |      | V    |
| IIL                              | Input leakage current low                 | $V_{CC} = 5.25V$ (except CKO), $V_{IN} = 0.4V$           | -10  | 10   | μΑ   |
| I <sub>IH</sub>                  | Input leakage current high                | V <sub>CC</sub> = 5.25V, V <sub>IN</sub> = 3.0V          | -10  | 10   | μΑ   |
| IIL                              | Clock input leakage current               | V <sub>CC</sub> = 5.25V, V <sub>IN</sub> = 0.4V          | -10  | 10   | μΑ   |
| I <sub>OZL</sub>                 | 3-stated output leakage current low       | $V_{CC} = 5.25V, V_{IN} = 0.4V$                          | -10  | 10   | μΑ   |
| I <sub>OZH</sub>                 | 3-stated output leakage current high      | V <sub>CC</sub> = 5.25V, V <sub>IN</sub> = 3.0V          | -10  | 10   | μΑ   |
| I <sub>CCQ</sub> 1               | Standby current                           | $V_{CC} = 5.25V, T_{AMB} = 0^{\circ}C$                   |      | 75   | μΑ   |
| I <sub>CCD</sub> <sup>1, 2</sup> | Dynamic current                           | V <sub>CC</sub> = 5.25V, T <sub>AMB</sub> = 0°C at 1 MHz |      | 3    | mA   |
|                                  |                                           | $V_{CC} = 5.25V$ , $T_{AMB} = 0^{\circ}C$ at 50 MHz      |      | 30   | mA   |
| l <sub>OS</sub>                  | Short circuit output current <sup>3</sup> | One pin at a time for no longer                          | -50  | -200 | mA   |
|                                  |                                           | than 1 second                                            |      |      |      |
| C <sub>IN</sub>                  | Input pin capacitance <sup>3</sup>        | $T_{AMB} = 25^{\circ}C, f = 1 MHz$                       |      | 8    | pF   |
| C <sub>CLK</sub>                 | Clock input capacitance <sup>3</sup>      | $T_{AMB} = 25^{\circ}C, f = 1 MHz$                       | 5    | 12   | pF   |
| C <sub>I/O</sub>                 | I/O pin capacitance <sup>3</sup>          | $T_{AMB} = 25^{\circ}C, f = 1 MHz$                       |      | 10   | pF   |

Notes:

1. See Table 1 on page 6 for typical values.

2. This parameter measured with a 16-bit, loadable up/down counter loaded into every logic block, with all outputs enabled and

unloaded. Inputs are tied to  $V_{CC}$  or ground. This parameter guaranteed by design and characterization, not testing.

3. Typical values, not tested.

# AC Electrical Characteristics<sup>1</sup> For Commercial Grade Devices

Commercial:  $0^{\circ}C \le T_{AMB} \le +70^{\circ}C$ ;  $4.75V \le V_{CC} \le 5.25V$ 

| Ourseland            | Denometer                                                                         | (   | 6    | 7    |      | 10   |      | Unit |
|----------------------|-----------------------------------------------------------------------------------|-----|------|------|------|------|------|------|
| Symbol               |                                                                                   |     | Max. | Min. | Max. | Min. | Max. | Unit |
| t <sub>PD_PAL</sub>  | Propagation delay time, input (or feedback node) to output through PAL            | 2   | 6    | 2    | 7.5  | 2    | 10   | ns   |
| t <sub>PD_PLA</sub>  | Propagation delay time, input (or feedback node) to output through PAL + PLA      | 3   | 8    | 3    | 10   | 3    | 12.5 | ns   |
| t <sub>CO</sub>      | Clock to out (global synchronous clock from pin)                                  | 2   | 5.5  | 2    | 7    | 2    | 9    | ns   |
| t <sub>SU_PAL</sub>  | Setup time (from input or feedback node) through PAL                              | 4   |      | 5.5  |      | 8    |      | ns   |
| t <sub>SU_PLA</sub>  | Setup time (from input or feedback node) through PAL + PLA                        | 6   |      | 8    |      | 10.5 |      | ns   |
| t <sub>H</sub>       | Hold time                                                                         |     | 0    |      | 0    |      | 0    | ns   |
| t <sub>CH</sub>      | Clock High time                                                                   | 3   |      | 4    |      | 5    |      | ns   |
| t <sub>CL</sub>      | Clock Low time                                                                    |     |      | 4    |      | 5    |      | ns   |
| t <sub>R</sub>       | Input rise time                                                                   |     | 20   |      | 20   |      | 20   | ns   |
| t <sub>F</sub>       | Input fall time                                                                   |     | 20   |      | 20   |      | 20   | ns   |
| f <sub>MAX1</sub>    | Maximum FF toggle rate <sup>2</sup> (1/t <sub>CH</sub> + t <sub>CL</sub> )        | 167 |      | 125  |      | 100  |      | MHz  |
| f <sub>MAX2</sub>    | Maximum internal frequency <sup>2</sup> (1/t <sub>SUPAL</sub> + t <sub>CF</sub> ) | 125 |      | 91   |      | 64   |      | MHz  |
| f <sub>MAX3</sub>    | Maximum external frequency <sup>2</sup> (1/t <sub>SUPAL</sub> + t <sub>CO</sub> ) | 105 |      | 80   |      | 59   |      | MHz  |
| t <sub>BUF</sub>     | Output buffer delay time                                                          |     | 1.5  |      | 1.5  |      | 1.5  | ns   |
| t <sub>PDF_PAL</sub> | Input (or feedback node) to internal feedback node delay time through PAL         |     | 4.5  |      | 6    |      | 8.5  | ns   |
| t <sub>PDF_PLA</sub> | Input (or feedback node) to internal feedback node delay time through PAL + PLA   |     | 6.5  |      | 8.5  |      | 11   | ns   |
| t <sub>CF</sub>      | Clock to internal feedback node delay time                                        |     | 4    |      | 5.5  |      | 7.5  | ns   |
| t <sub>INIT</sub>    | Delay from valid V <sub>CC</sub> to valid reset                                   |     | 50   |      | 50   |      | 50   | μs   |
| t <sub>ER</sub>      | Input to output disable <sup>2, 3</sup>                                           |     | 11   |      | 12.5 |      | 15   | ns   |
| t <sub>EA</sub>      | Input to output valid <sup>2</sup>                                                |     | 11   |      | 12.5 |      | 15   | ns   |
| t <sub>RP</sub>      | Input to register preset <sup>2</sup>                                             |     | 11   |      | 12.5 |      | 15   | ns   |
| t <sub>RR</sub>      | Input to register reset <sup>2</sup>                                              |     | 14   |      | 15.5 |      | 18   | ns   |

Notes:

1. Specifications measured with one output switching. See Figure 5 and Table 2 for derating.

2. This parameter guaranteed by design and characterization, not by test. 3. Output  $C_L = 5 \text{ pF}$ .

## **DC Electrical Characteristics For Industrial Grade Devices**

Industrial: -40°C  $\leq$   $T_{AMB}$   $\leq$  +85°C; 4.5V  $\leq$   $V_{CC}$   $\leq$  5.5V

| Symbol                           | Parameter                                 | Test Conditions                                            | Min. | Max. | Unit |
|----------------------------------|-------------------------------------------|------------------------------------------------------------|------|------|------|
| V <sub>IL</sub>                  | Input voltage low                         | $V_{CC} = 4.5V$                                            |      | 0.8  | V    |
| V <sub>IH</sub>                  | Input voltage high                        | V <sub>CC</sub> = 5.5V                                     | 2.0  |      | V    |
| VI                               | Input clamp voltage                       | V <sub>CC</sub> = 4.5V, I <sub>IN</sub> = -18 mA           |      | -1.2 | V    |
| V <sub>OL</sub>                  | Output voltage low                        | V <sub>CC</sub> = 4.5V, I <sub>OL</sub> = 12 mA            |      | 0.5  | V    |
| V <sub>OH</sub>                  | Output voltage high                       | V <sub>CC</sub> = 4.5V, I <sub>OH</sub> = -12 mA           | 2.4  |      | V    |
| IIL                              | Input leakage current low                 | $V_{CC} = 5.5V$ (except CKO), $V_{IN} = 0.4V$              | -10  | 10   | μA   |
| I <sub>IH</sub>                  | Input leakage current high                | V <sub>CC</sub> = 5.5V, V <sub>IN</sub> = 3.0V             | -10  | 10   | μA   |
| IIL                              | Clock input leakage current               | V <sub>CC</sub> = 5.5V, V <sub>IN</sub> = 0.4V             | -10  | 10   | μΑ   |
| I <sub>OZL</sub>                 | 3-stated output leakage current low       | V <sub>CC</sub> = 5.5V, V <sub>IN</sub> = 0.4V             | -10  | 10   | μA   |
| I <sub>OZH</sub>                 | 3-stated output leakage current high      | V <sub>CC</sub> = 5.5V, V <sub>IN</sub> = 3.0V             | -10  | 10   | μA   |
| I <sub>CCQ</sub> 1               | Standby current                           | V <sub>CC</sub> = 5.5V, T <sub>AMB</sub> = -40°C           |      | 95   | μΑ   |
| I <sub>CCD</sub> <sup>1, 2</sup> | Dynamic current                           | $V_{CC} = 5.5V$ , $T_{AMB} = -40^{\circ}C$ at 1 MHz        |      | 4    | mA   |
|                                  |                                           | V <sub>CC</sub> = 5.5V, T <sub>AMB</sub> = -40°C at 50 MHz |      | 35   | mA   |
| l <sub>OS</sub>                  | Short circuit output current <sup>3</sup> | One pin at a time for no longer                            | -50  | -230 | mA   |
|                                  |                                           | than 1 second                                              |      |      |      |
| C <sub>IN</sub>                  | Input pin capacitance <sup>3</sup>        | $T_{AMB} = 25^{\circ}C, f = 1 MHz$                         |      | 8    | pF   |
| C <sub>CLK</sub>                 | Clock input capacitance <sup>3</sup>      | $T_{AMB} = 25^{\circ}C, f = 1 MHz$                         | 5    | 12   | pF   |
| C <sub>I/O</sub>                 | I/O pin capacitance <sup>3</sup>          | $T_{AMB} = 25^{\circ}C, f = 1 MHz$                         |      | 10   | pF   |

Notes:

1. See Table 1 on page 6 for typical values.

2. This parameter measured with a 16-bit, loadable up/down counter loaded into every logic block, with all outputs enabled and unloaded. Inputs are tied to  $V_{CC}$  or ground. This parameter guaranteed by design and characterization, not testing.

3. Typical values, not tested.

# AC Electrical Characteristics<sup>1</sup> For Industrial Grade Devices

Industrial: -40°C  $\leq$   $T_{AMB}$   $\leq$  +85°C; 4.5V  $\leq$   $V_{CC}$   $\leq$  5.5V

| Council of           | Barrowstan                                                                        |      | 7    | 10   |      | l lm it |
|----------------------|-----------------------------------------------------------------------------------|------|------|------|------|---------|
| Symbol               | Parameter                                                                         | Min. | Max. | Min. | Max. | Unit    |
| t <sub>PD_PAL</sub>  | Propagation delay time, input (or feedback node) to output through PAL            | 2    | 7.5  | 2    | 10   | ns      |
| t <sub>PD_PLA</sub>  | Propagation delay time, input (or feedback node) to output through<br>PAL + PLA   | 3    | 9.5  | 3    | 12.5 | ns      |
| t <sub>CO</sub>      | Clock to out (global synchronous clock from pin)                                  | 2    | 6    | 2    | 9    | ns      |
| t <sub>SU_PAL</sub>  | Setup time (from input or feedback node) through PAL                              | 5    |      | 8    |      | ns      |
| t <sub>SU_PLA</sub>  | Setup time (from input or feedback node) through PAL + PLA                        | 7    |      | 10.5 |      | ns      |
| t <sub>H</sub>       | Hold time                                                                         |      | 0    |      | 0    | ns      |
| t <sub>CH</sub>      | Clock High time                                                                   | 4    |      | 5    |      | ns      |
| t <sub>CL</sub>      | Clock Low time                                                                    | 4    |      | 5    |      | ns      |
| t <sub>R</sub>       | Input rise time                                                                   |      | 20   |      | 20   | ns      |
| t <sub>F</sub>       | Input fall time                                                                   |      | 20   |      | 20   | ns      |
| f <sub>MAX1</sub>    | Maximum FF toggle rate <sup>2</sup> (1/t <sub>CH</sub> + t <sub>CL</sub> )        | 125  |      | 100  |      | MHz     |
| f <sub>MAX2</sub>    | Maximum internal frequency <sup>2</sup> (1/t <sub>SUPAL</sub> + t <sub>CF</sub> ) | 105  |      | 64   |      | MHz     |
| f <sub>MAX3</sub>    | Maximum external frequency <sup>2</sup> (1/t <sub>SUPAL</sub> + t <sub>CO</sub> ) | 91   |      | 59   |      | MHz     |
| t <sub>BUF</sub>     | Output buffer delay time                                                          |      | 1.5  |      | 1.5  | ns      |
| t <sub>PDF_PAL</sub> | Input (or feedback node) to internal feedback node delay time through PAL         |      | 6    |      | 8.5  | ns      |
| t <sub>PDF_PLA</sub> | Input (or feedback node) to internal feedback node delay time through<br>PAL+PLA  |      | 8    |      | 11   | ns      |
| t <sub>CF</sub>      | Clock to internal feedback node delay time                                        |      | 4.5  |      | 7.5  | ns      |
| t <sub>INIT</sub>    | Delay from valid V <sub>CC</sub> to valid reset                                   |      | 50   |      | 50   | μs      |
| t <sub>ER</sub>      | Input to output disable <sup>2, 3</sup>                                           |      | 12   |      | 15   | ns      |
| t <sub>EA</sub>      | Input to output valid <sup>2</sup>                                                |      | 12   |      | 15   | ns      |
| t <sub>RP</sub>      | Input to register preset <sup>2</sup>                                             |      | 12   |      | 15   | ns      |
| t <sub>RR</sub>      | Input to register reset <sup>2</sup>                                              |      | 14   |      | 18   | ns      |

Notes:

1. Specifications measured with one output switching. See Figure 5 and Table 2 for derating.

2. This parameter guaranteed by design and characterization, not by test.

3. Output  $C_L = 5 \text{ pF}$ .

#### **Switching Characteristics**

The test load circuit and load values for the AC Electrical Characteristics are illustrated below.



| COMPONENT | VALUES |
|-----------|--------|
| R1        | 470Ω   |
| R2        | 250Ω   |
| C1        | 35 pF  |

| MEASUREMENT      | S1     | S2     |
|------------------|--------|--------|
| t <sub>PZH</sub> | Open   | Closed |
| t <sub>PZL</sub> | Closed | Closed |
| tp               | Closed | Closed |

NOTE: For  $t_{PHZ}$  and  $t_{PLZ}$  C = 5pF, and 3-State levels are measured 0.5V from steady state active level.

SP00476



Figure 5: t<sub>PD\_PAL</sub> vs Outputs Switching

#### Voltage Waveform



MEASUREMENTS: All circuit delays are measured at the +1.5V level of inputs and outputs, unless otherwise specified.

Input Pulses

Table 2:  $t_{PD_PAL}$  vs # of Outputs switching (V<sub>CC</sub> = 5V)

| # of Outputs | 1   | 2   | 4   | 8   | 12  | 16  |
|--------------|-----|-----|-----|-----|-----|-----|
| Typical (ns) | 5.1 | 5.2 | 5.5 | 5.9 | 6.1 | 6.3 |

# **Pin Function and Layout**

#### **Pin Functions**

| Pin # | PLCC            | VQFP            | Pin # | PLCC            | VQFP            |
|-------|-----------------|-----------------|-------|-----------------|-----------------|
| 1     | IN1             | I/O-A3          | 23    | V <sub>CC</sub> | I/O-B10         |
| 2     | IN3             | I/O-A4          | 24    | I/O-B15         | GND             |
| 3     | V <sub>CC</sub> | I/O-A5          | 25    | I/O-B14         | І/О-В9          |
| 4     | I/O-A0-CK1      | GND             | 26    | I/O-B13         | I/O-B8          |
| 5     | I/O-A1          | I/O-A6          | 27    | I/O-B12         | I/O-B7          |
| 6     | I/O-A2          | I/O-A7          | 28    | I/O-B11         | I/O-B6          |
| 7     | I/O-A3          | I/O-A8          | 29    | I/O-B10         | V <sub>CC</sub> |
| 8     | I/O-A4          | I/O-A9          | 30    | GND             | I/O-B5          |
| 9     | I/O-A5          | V <sub>CC</sub> | 31    | I/O-B9          | I/O-B4          |
| 10    | GND             | I/O-A10         | 32    | I/O-B8          | I/O-B3          |
| 11    | I/O-A6          | I/O-A11         | 33    | I/O-B7          | I/O-B2          |
| 12    | I/O-A7          | I/O-A12         | 34    | I/O-B6          | I/O-B1          |
| 13    | I/O-A8          | I/OA13          | 35    | V <sub>CC</sub> | I/O-B0          |
| 14    | I/O-A9          | I/O-A14         | 36    | I/O-B5          | GND             |
| 15    | V <sub>CC</sub> | I/O-A15         | 37    | I/O-B4          | IN0/CK0         |
| 16    | I/O-A10         | GND             | 38    | I/O-B3          | IN2-gtsn        |
| 17    | I/O-A11         | V <sub>CC</sub> | 39    | I/O-B2          | IN1             |
| 18    | I/O-A12         | I/O-B15         | 40    | I/O-B1          | IN3             |
| 19    | I/O-A13         | I/O-B14         | 41    | I/O-B0          | V <sub>CC</sub> |
| 20    | I/O-A14         | I/O-B13         | 42    | GND             | I/O-A0-CK3      |
| 21    | I/O-A15         | I/O-B12         | 43    | I/O-CK0         | I/O-A1          |
| 22    | GND             | I/O-B11         | 44    | IN2-gtsn        | I/O-A2          |

#### XCR5032 - 44-pin PLCC

XCR5032 - 44-pin VQFP



SP00420A





#### **Speed Options**

-10: 10 ns pin-to-pin delay -7: 7.5 ns pin-to-pin delay -6: 6 ns pin-to-pin delay

#### Temperature Range

C = Commercial,  $T_A = 0^{\circ}C$  to +70°C I = Industrial,  $T_A = -40^{\circ}C$  to +85°C

Packaging Options VQ44: 44-pin VQFP

PC44: 44-pin PLCC

#### **Component Availability**

| Pins    |     | 44           |              |  |  |  |
|---------|-----|--------------|--------------|--|--|--|
| Туре    |     | Plastic VQFP | Plastic PLCC |  |  |  |
| Code    |     | VQ44         | PC44         |  |  |  |
| XCR5032 | -10 | C, I         | C, I         |  |  |  |
|         | -7  | C, I         | C, I         |  |  |  |
|         | -6  | С            | С            |  |  |  |

#### **Revision History**

| Date    | Version # | Revision                                |
|---------|-----------|-----------------------------------------|
| 9/15/99 | 1.0       | Initial Xilinx release.                 |
| 2/10/00 | 1.1       | Converted to Xilinx format and updated. |