

# PROGRAMMABLE CLOCK GENERATOR

## FEATURES:

- 3V to 3.6V operating voltage
- 3.125 MHz to 160MHz output frequency range
- 4 programmable frequency outputs
- · Input from fundamental crystal oscillator or external source
- Balanced Drive Outputs ±12mA
- PLL disable mode for low frequency testing
- Select inputs (S[1:0]) for divide selection (multiply ratio of 2, 3, 4, 5, 6, 7, and 8)

FUNCTIONAL BLOCK DIAGRAM

- 5V tolerant inputs
- Low output skew/jitter
- · External PLL feedback, internal loop filter
- Available in 16-pin QSOP package

## **APPLICATIONS:**

- · Ethernet/fast ethernet
- Router
- Network switches
- SAN
- Instrumentation

### DESCRIPTION: The IDT5V925 is a high-perfo

The IDT5V925 is a high-performance, low skew, low jitter phase-locked loop (PLL) clock driver. It provides precise phase and frequency alignment of its clock outputs to an externally applied clock input or internal crystal oscillator. The IDT5V925 has been specially designed to interface with Gigabit Ethernet and Fast Ethernet applications by providing a 125MHz clock from 25MHz input. It can also be programmed to provide output frequencies ranging from 3.125MHz to 160MHz with input frequencies ranging from 3.125MHz.

The IDT5V925 includes an internal RC filter that provides excellent jitter characteristics and eliminates the need for external components. When using the optional crystal input, the chip accepts a 10-30MHz fundamental mode crystal with a maximum equivalent series resistance of  $50\Omega$ . The on-chip crystal oscillator includes the feedback resistor and crystal capacitors (nominal load capacitance is 15pF).



1

The IDT logo is a registered trademark of Integrated Device Technology, Inc.

### SEPTEMBER 2002

#### **INDUSTRIAL TEMPERATURE RANGE**

### PINCONFIGURATION



CRYSTAL SPECIFICATION

The crystal oscillators should be fundamental mode quartz crystals: overtone crystals are not suitable. Crystal frequency should be specified for parallel resonance with  $50\Omega$  maximum equivalent series resonance.

# ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

| Symbol    | Description                             | Max                       | Unit |
|-----------|-----------------------------------------|---------------------------|------|
| VTERM     | Supply Voltage to Ground -0.5 to +7     |                           | V    |
|           | DC Output Voltage Vout -0.5 to Vcc +0.5 |                           | V    |
|           | DC Input Voltage VIN                    | ut Voltage VIN –0.5 to +7 |      |
| TA = 85°C | Maximum Power Dissipation               | .55                       | W    |
| Tstg      | Storage Temperature                     | -65 to +150               | °C   |

NOTE:

 Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

### PINDESCRIPTION

| Pin Names                     | I/O | Description                                                                                                           |
|-------------------------------|-----|-----------------------------------------------------------------------------------------------------------------------|
| CLKIN                         | I   | Input clock                                                                                                           |
| X1 <sup>(1)</sup>             | I   | Crystal oscillator input. Connected to GND if oscillator not required.                                                |
| X <sub>2</sub> <sup>(1)</sup> | 0   | Crystal oscillator output. Leave unconnected for clock input.                                                         |
| FB                            | I   | PLL feedback input which should be connected to<br>Q/N output pin only. PLL locks onto positive edge<br>of FB signal. |
| S[1:0]                        | I   | Three level divider/mode select pins. Float to MID.                                                                   |
| Q[2:0]                        | 0   | Output at N*CLKIN frequency                                                                                           |
| Q/N                           | 0   | Programmable divide-by-N clock output                                                                                 |
| ŌĒ                            | Ι   | Tri-state output enable. When asserted HIGH, clock outputs are high impedance.                                        |
| Vdd                           | PWR | Power supply for output buffers                                                                                       |
| GND                           | PWR | Ground supply for output buffers                                                                                      |
| Vddq                          | PWR | Power supply for PLL                                                                                                  |
| GNDQ                          | PWR | Ground supply for PLL                                                                                                 |

#### NOTE:

1. For best accuracy, use parallel resonant crystal specified for a load capacitance of 15pF.

## FUNCTION TABLE

| Output Used for | Allowable CLKIN Range (MHz) <sup>(1,2)</sup> |         | Output Frequency Relationships |           |
|-----------------|----------------------------------------------|---------|--------------------------------|-----------|
| Feedback        | Minimum                                      | Maximum | Q/N                            | Q[2:0]    |
| Q/N             | 25/N                                         | 160/N   | CLKIN                          | CLKIN x N |

NOTES:

1. Operation in the specified CLKIN frequency range guarantees that the VCO will operate in the optimal range of 25MHz to 160MHz. Operation with CLKIN outside specified frequency ranges may result in invalid or out-of-lock outputs.

2. Q[2:0] is not allowed to be used as feedback.

## DIVIDE SELECTION TABLE<sup>(1)</sup>

| S1 | S0 | Divide-by-N Value | Mode                  |
|----|----|-------------------|-----------------------|
| L  | L  | FACTOR            | Y TEST <sup>(2)</sup> |
| L  | М  | 2                 | PLL                   |
| L  | Н  | 3                 | PLL                   |
| М  | L  | 4                 | PLL                   |
| M  | М  | 5(3)              | PLL                   |
| М  | Н  | 6                 | PLL                   |
| Н  | L  | 7                 | PLL                   |
| Н  | М  | 8                 | PLL                   |
| Н  | Н  | 16                | TEST <sup>(4)</sup>   |

NOTES:

1. H = HIGH

M = MEDIUM

L = LOW

2. Factory Test Mode: operation not specified,

3. Ethernet mode (use a 25MHz input frequency and Q/N as feedback).

4. Test mode for low frequency testing. In this mode, CLKIN bypasses the VCO (VCO powered down). Frequency must be > 1MHz due to dynamic circuits in the frequency dividers. Q[2:0] outputs are divided by 2 in test mode.

## **OPERATING CONDITIONS**

| Symbol   | Description                                                     | Min. | Тур. | Max. | Unit |
|----------|-----------------------------------------------------------------|------|------|------|------|
| VDD/VDDQ | Power Supply Voltage                                            | 3    | 3.3  | 3.6  | V    |
| TA       | OperatingTemperature                                            | -40  | +25  | +85  | °C   |
| CL       | Output Load Capacitance                                         | —    | _    | 15   | pF   |
| Cin      | Input Capacitance, CLKIN, FB, OE, F = 1MHz, VIN = 0V, TA = 25°C | _    | 5    | 7    | pF   |

# DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

Following Conditions Apply Unless Otherwise Specified:

Industrial: TA =  $-40^{\circ}$ C to  $+85^{\circ}$ C. VCC =  $3.3V \pm 0.3V$ 

| Symbol              | Parameter                        | Test Co             | Test Conditions             |           | Тур. <sup>(7)</sup> | Max         | Unit |  |
|---------------------|----------------------------------|---------------------|-----------------------------|-----------|---------------------|-------------|------|--|
| Vil                 | Input LOW Voltage                |                     |                             |           | _                   | 0.8         | V    |  |
| Vih                 | Input HIGH Voltage               |                     |                             | 2         | _                   | —           | V    |  |
| VIHH <sup>(1)</sup> | Input HIGH Voltage               | 3-level input only  |                             | Vdd - 0.6 | _                   | —           | V    |  |
| VIMM <sup>(1)</sup> | Input MID Voltage                | 3-level input only  | 3-level input only          |           | _                   | VDD/2 + 0.3 | V    |  |
| VILL <sup>(1)</sup> | Input LOW Voltage                | 3-level input only  | 3-level input only          |           | _                   | 0.6         | V    |  |
| lin                 | Input Leakage Current            | VIN = VDD or GN     | VIN = VDD or GND, VDD = Max |           | _                   | +5          | μA   |  |
|                     | (CLKIN, FB Inputs only)          |                     |                             |           |                     |             |      |  |
|                     |                                  | Vin = Vdd           | HIGH Level                  | -         | _                   | +200        |      |  |
| 3                   | 3-Level Input DC Current, S[1:0] | $V_{IN} = V_{DD}/2$ | MID Level                   | - 50      | _                   | +50         | μΑ   |  |
|                     |                                  | Vin = GND           | LOW Level                   | - 200     | _                   | —           | -    |  |
| Іін                 | Input HIGH Current               | Vin = Vdd           | VIN = VDD                   |           | 0.07                | +5          | μA   |  |
| Vol                 | Output LOW Voltage               | IoL = 12mA          |                             | -         | 0.15                | 0.55        | V    |  |
| Vон                 | Output HIGH Voltage              | Іон = -12mA         |                             | 2.4       | 2.8                 | _           | V    |  |

NOTE:

1. These inputs are normally wired to Vcc, GND, or unconnected. If the inputs are switched in real time, the function and timing of the outputs may glitch, and the PLL may require an additional lock time before all the datasheet limits are achieved.

# **POWER SUPPLY CHARACTERISTICS**

| Symbol | Parameter                | Test Conditions <sup>(1)</sup> | Min. | Тур. | Max | Unit |
|--------|--------------------------|--------------------------------|------|------|-----|------|
| IDDQ   | Quiescent Supply Current | VDD = Max.                     | —    | 0.7  | 2   | mA   |
|        |                          | CLKIN = FB = X1 = GND          |      |      |     |      |
|        |                          | S[1:0] = HH                    |      |      |     |      |
|        |                          | <del>OE</del> = H              |      |      |     |      |
|        |                          | All outputs unloaded           |      |      |     |      |
| ΔIDD   | Supply Current per Input | VDD = Max., VIN = 3V           | -    | 1    | 30  | μΑ   |
| IDD    | Dynamic Supply Current   | VDD = 3.6V                     | —    | 77   | 130 | mA   |
|        |                          | S[1:0] =LM                     |      |      |     |      |
|        |                          | $\overline{OE} = GND$          |      |      |     |      |
|        |                          | Fout = 60MHz                   |      |      |     |      |
|        |                          | All outputs unloaded           |      |      |     |      |

#### NOTE:

1. For conditions shown as Min. or Max., use the appropriate values specified under DC Electrical Characteristics.

# AC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

 $Following \, Conditions \, Apply \, Unless \, Otherwise \, Specified:$ 

Industrial: TA =  $-40^{\circ}$ C to  $+85^{\circ}$ C, VCC =  $3.3V \pm 0.3V$ 

| Symbol      | Parameter                            | Test Conditions          | Min.  | Тур. | Max. | Unit |
|-------------|--------------------------------------|--------------------------|-------|------|------|------|
| tR, tF      | Rise Time, Fall Time <sup>(1)</sup>  | 0.8V to 2V               | —     | 0.7  | 1.5  | ns   |
| d⊤          | Output/Duty Cycle <sup>(1)</sup>     | VT = VDD/2               | 45    | _    | 55   | %    |
| <b>t</b> PD | CLKIN to FB <sup>(1)</sup>           | VT = VDD/2               | - 300 | —    | 300  | ps   |
| tsk.        | Output to Output Skew <sup>(1)</sup> | VT = VDD/2; Q[2:0]       | —     | —    | 100  | ps   |
|             |                                      | VT = VDD/2; Q/N - Q[2:0] | —     | —    | 300  |      |
| tı          | Cycle - Cycle Jitter <sup>(1)</sup>  |                          | —     | _    | 200  | ps   |
| fout        | Output Frequency                     |                          | 25    | _    | 160  | MHz  |

NOTE:

1. This parameter is guaranteed by design but not tested.

# INPUT TIMING REQUIREMENTS

| Symbol | Description                                           | Min. | Max.  | Unit |
|--------|-------------------------------------------------------|------|-------|------|
| tR, tF | Maximum Input Rise and Fall Time, 0.8V to 2V $^{(1)}$ | —    | 2     | ns   |
| Dh     | Input Duty Cycle <sup>(1)</sup>                       | 25   | 75    | %    |
| fosc   | XTAL Oscillator Frequency                             | —    | 30    | MHz  |
| fiN    | Input Frequency                                       | 25/N | 160/N | MHz  |

NOTE:

1. This parameter is guaranteed by design but not tested.

### TEST LOADS AND WAVEFORMS





**Output Waveform** 

#### HOW TO USE THE 5V925

The 5V925 is a general-purpose phase-locked loop (PLL) that can be used as a zero delay buffer or a clock multiplier. It generates three outputs at the VCO frequency and one output at the VCO frequency divided by n, where n is determined by the Mode/Frequency Select input pins So and S1. The PLL will adjust the VCO frequency (within the limits of the Function Table) to ensure that the input frequency equals the Q/N frequency.

The 5V925 can accept two types of input signal. The first is a reference clock generated by another device on the board which needs to be reproduced with a minimal delay between the incoming clock and output. The second is an external crystal. When used in the first mode, the crystal input (X1) should be tied to ground and the crystal output (X2) should be left unconnected.

By connecting Q/N to FB (see Figure 1), the 5V925 not only becomes a zero delay buffer, but also a clock multiplier. With proper selection of So and S1, the Q0–Q2 outputs will generate two, three, up to eight times the input clock frequency. Make sure that the input and output frequency specifications are not violated (refer to Function Table). There are some applications where higher fan-out is required. These kinds of applications could be addressed by using the 5V925 in conjunction with a clock buffer such as the 49FCT3805. Figure 2 shows how higher fan-out with different clock rates can be generated.



Figure 1



#### IDT5V925 PROGRAMMABLECLOCKGENERATOR

#### **INDUSTRIAL TEMPERATURE RANGE**

By connecting one of the 49FCT3505 outputs to the FB input of the 5V925, the propagation delay from CLKIN to the output of the 49FCT3505 will be nearly zero. To ensure PLL stability, only one 49FCT3505 should be included between Q/N and FB.

The second way to drive the input of the 5V925 is via an external crystal. When connecting an external crystal to pins 5 and 6, the X2 pin must be shorted to the CLKIN (pin 7) as shown in Figure 3. For best accuracy, a parallel resonant crystal with a crystal load capacitance rating of 15pF should be used. To reduce the parasitic between the external crystal and the 5V925, it is recommended to connect the crystal as close as possible to the X1 and X2 pins.



One of the questions often asked is what is the accuracy of our clock generators? In applications where clock synthesizers are used, the terms frequency accuracy and frequency error are used interchangeably. Here, frequency accuracy (or error) is based on two factors. One is the input frequency and the other is the multiplication factor. Clock multipliers (or synthesizers) are governed by the equation:

Output Frequency =  $(\underline{M})^*$  Input Frequency  $\overline{N}$ 

where "M" is the feedback divide and "N" is the reference divide. If the ratio of M/N is not an integer, then the output frequency will not be an exact multiple of the input. On the other hand, if the ratio were a whole number, the output clock would be an exact multiple of the input. In the case of 5V925, since the reference divide ("N") is "1", the equation is a strong function of the feedback divide ("M"). In addition, since the feedback is an integer, the

output frequency error (or accuracy) is merely a function of how accurate the input is. For instance, 5V925 could accept two forms of input, one from a crystal oscillator (see Figure 1) and the other from a crystal (see Figure 3). By using a 20MHz clock with a multiplication factor of 5 (with an accuracy of  $\pm$  30 parts per million), one can easily have three copies of 100MHz of clock with  $\pm$  30PPM of accuracy. Frequency accuracy is defined by the following equation:

Accuracy = (Measured Freq. – Nominal Freq.) Nominal Frequency

where measured frequency is the average frequency over certain number of cycles (typically 10,000) and the nominal frequency is the desired frequency.

# ORDERING INFORMATION





*CORPORATE HEADQUARTERS* 2975 Stender Way Santa Clara, CA 95054 *for SALES:* 800-345-7015 or 408-727-6116 fax: 408-492-8674 www.idt.com *for Tech Support:* logichelp@idt.com (408) 654-6459