# 2.5V or 3.3V, 200-MHz, 1:18 Clock Distribution Buffer #### **Features** - · 200-MHz clock support - LVPECL or LVCMOS/LVTTL clock input - LVCMOS/LVTTL compatible inputs - 18 clock outputs: drive up to 36 clock lines - 150-ps max. output-to-output skew - Dual- or single-supply operation: - -3.3V core and 3.3V outputs - -3.3V core and 2.5V outputs - -2.5V core and 2.5V outputs - Pin-compatible with MPC940L - Industrial temperature range: -40°C to 85°C - 32-pin LQFP package # Description The B9940L is a low-voltage clock distribution buffer with the capability to select either a differential LVPECL- or an LVCMOS/LVTTL-compatible input clock. The two clock sources can be used to provide for a test clock as well as the primary system clock. All other control inputs are LVCMOS/LVTTL compatible. The eighteen outputs are 2.5V or 3.3V compatible and can drive two series-terminated $50\Omega$ transmission lines. With this capability the B9940L has an effective fan-out of 1:36. Low output-to-output skews make the B9940L an ideal clock distribution buffer for nested clock trees in the most demanding of synchronous systems. # Pin Description<sup>[1]</sup> | Pin | Name | PWR | I/O | Description | |-----------------------------------------------------------------------------------|-----------|------|-------|--------------------------------------------------------------------------------------| | 5 | PECL_CLK | | I, PU | PECL Input Clock | | 6 | PECL_CLK# | | I, PD | PECL Input Clock | | 3 | TCLK | | I, PD | External Reference/Test Clock Input | | 9, 10, 11, 13,<br>14, 15, 18, 19,<br>20, 22, 23, 24,<br>26, 27, 28, 30,<br>31, 32 | Q(17:0) | VDDC | 0 | Clock Outputs | | 4 | TCLK_SEL | | I, PD | Clock Select Input. When LOW, PECL clock is selected and when HIGH TCLK is selected. | | 8, 16, 29 | VDDC | | | 3.3V or 2.5V Power Supply for Output Clock Buffers | | 7, 21 | VDD | | | 3.3V or 2.5V Power Supply | | 1, 2, 12, 17, 25 | VSS | | | Common Ground | #### Note: <sup>1.</sup> PD = internal pull-down, PU = internal pull-up. # Maximum Ratings<sup>[2]</sup> | Maximum Input Voltage Relative to $V_{SS}$ : | V <sub>SS</sub> – 0.3V | |----------------------------------------------|------------------------| | Maximum Input Voltage Relative to $V_{DD}$ : | V <sub>DD</sub> + 0.3V | | Storage Temperature: | 65°C to + 150°C | | Operating Temperature: | 40°C to +85°C | | Maximum ESD protection | 2 kV | | Maximum Power Supply: | 5.5V | | Maximum Input Current: | ±20 mA | | | | This device contains circuitry to protect the inputs against damage due to high static voltages or electric field; however, precautions should be taken to avoid application of any voltage higher than the maximum rated voltages to this circuit. For proper operation, V<sub>in</sub> and V<sub>out</sub> should be constrained to the $V_{SS} < (V_{in} \text{ or } V_{out}) < V_{DD}.$ Unused inputs must always be tied to an appropriate logic voltage level (either V<sub>SS</sub> or V<sub>DD</sub>). # **DC Parameters** $V_{DD} = 3.3V \pm 5\%$ or 2.5V $\pm 5\%$ , $V_{DDC} = 3.3V \pm 5\%$ or 2.5V $\pm 5\%$ , $T_A = -40$ °C to +85°C | Parameter | Description | Conditions | Min. | Тур. | Max. | Unit | |------------------|-------------------------------------|---------------------------------------------------|-----------------------|------|-----------------------|------| | V <sub>IL</sub> | Input Low Voltage | All other inputs | V <sub>SS</sub> | - | 0.8 | V | | V <sub>IH</sub> | Input High Voltage | All other inputs | 2.0 | _ | $V_{DD}$ | V | | I <sub>IL</sub> | Input Low Current <sup>[3]</sup> | | _ | _ | -200 | μΑ | | I <sub>IH</sub> | Input High Current <sup>[3]</sup> | | _ | _ | 200 | μΑ | | V <sub>PP</sub> | Peak-to-Peak Input Voltage PECL_CLK | | 500 | _ | 1000 | mV | | V <sub>CMR</sub> | Common Mode Range <sup>[4]</sup> | V <sub>DD</sub> = 3.3V | V <sub>DD</sub> – 1.4 | _ | V <sub>DD</sub> – 0.6 | V | | | PECL_CLK | V <sub>DD</sub> = 2.5V | V <sub>DD</sub> – 1.0 | _ | V <sub>DD</sub> – 0.6 | V | | V <sub>OL</sub> | Output Low Voltage <sup>[5]</sup> | I <sub>OL</sub> = 20 mA | _ | _ | 0.5 | V | | V <sub>OH</sub> | Output High Voltage <sup>[5]</sup> | $I_{OH} = -20 \text{ mA}, V_{DDC} = 3.3 \text{V}$ | 2.4 | _ | _ | V | | | | $I_{OH} = -20 \text{ mA}, V_{DDC} = 2.5 \text{V}$ | 1.8 | _ | _ | V | | I <sub>DDQ</sub> | Quiescent Supply Current | | _ | 2 | 5 | mA | | Z <sub>out</sub> | Output Impedance | V <sub>DD</sub> = 3.3V | 9 | 14 | 19 | Ω | | | | V <sub>DD</sub> = 2.5V | 11 | 18 | 26 | | | C <sub>in</sub> | Input Capacitance | | _ | 4 | _ | pF | # **AC Parameters** $V_{DD} = 3.3V \pm 5\%$ or 2.5V $\pm 5\%$ , $V_{DDC} = 3.3V \pm 5\%$ or 2.5V $\pm 5\%$ , $T_A = -40$ °C to +85°C <sup>[6]</sup> | Parameter | Description | Conditions | Min. | Тур. | Max. | Units | |------------------------|-----------------------------------------|---------------------------------------|------|------|------|-------| | F <sub>max</sub> | Maximum Input Frequency | | _ | _ | 200 | MHz | | t <sub>PD</sub> | PECL_CLK to Q Delay <sup>[7, 9]</sup> | V <sub>DD</sub> = 3.3V | 2.0 | 3.5 | 4.0 | ns | | | | V <sub>DD</sub> = 2.5V | 2.6 | 4.0 | 5.2 | | | t <sub>PD</sub> | TTL_CLK to Q Delay <sup>[7, 9]</sup> | V <sub>DD</sub> = 3.3V | 1.8 | 3.3 | 3.8 | ns | | | | $V_{DD} = 2.5V$ | 2.3 | 3.8 | 4.4 | | | FoutDC | Output Duty Cycle <sup>[7, 8, 9]</sup> | Measured at V <sub>DD</sub> /2 | 45 | _ | 55 | % | | T <sub>skew</sub> | Output-to-Output Skew <sup>[7, 9]</sup> | V <sub>DD</sub> = 3.3V, Fin = 150 MHz | _ | _ | 150 | ps | | | | V <sub>DD</sub> = 2.5V, Fin = 150 MHz | _ | _ | 200 | | | T <sub>skew</sub> (pp) | Part-to-Part Skew <sup>[10]</sup> | PECL, V <sub>DDC</sub> = 3.3V | _ | _ | 1.4 | ns | | | | PECL, V <sub>DDC</sub> = 2.5V | _ | _ | 2.2 | | #### Notes: - The voltage on any input or I/O pin cannot exceed the power pin during power-up. Power suppl sequencing is NOT required. - Inputs have pull-up/pull-down resistors that effect input current. The V<sub>CMR</sub> is the difference from the most positive side of the differential input signal. Normal operation is obtained when the "High" input is within the V<sub>CMR</sub> range and the input lies within the $V_{\mbox{\footnotesize{PP}}}$ specification. - Driving series or parallel terminated $50\Omega$ (or $50\Omega$ to $V_{DD}\!/2)$ transmission lines. - Parameters are guaranteed by design and characterization. Not 100% tested in production. All parameters specified with loaded outputs. Outputs driving 50Ω transmission lines. 50% input duty cycle. Outputs loaded with 30 pF each. Across temperature and voltage ranges, includes output skew. # **AC Parameters** $V_{DD} = 3.3 \text{V} \pm 5\%$ or $2.5 \text{V} \pm 5\%$ , $V_{DDC} = 3.3 \text{V} \pm 5\%$ or $2.5 \text{V} \pm 5\%$ , $T_A = -40 ^{\circ}\text{C}$ to $+85 ^{\circ}\text{C}$ (continued) [6] | Parameter | Description | Conditions | Min. | Тур. | Max. | Units | |--------------------------------|------------------------------------|---------------------------------------|------|------|------|-------| | T <sub>skew</sub> (pp) | Part-to-Part Skew <sup>[10]</sup> | TCLK, V <sub>DDC</sub> = 3.3V | _ | _ | 1.2 | ns | | | | TCLK, V <sub>DDC</sub> = 2.5V | _ | _ | 1.7 | | | T <sub>skew</sub> (pp) | Part to Part Skew <sup>[11]</sup> | PECL_CLK | _ | _ | 850 | ps | | | | TCLK | _ | _ | 750 | | | t <sub>R</sub> /t <sub>F</sub> | Output Clocks Rise/Fall Time[7, 9] | 0.7V to 2.0V, V <sub>DDC</sub> = 3.3V | 0.3 | _ | 1.1 | ns | | | | 0.5V to 1.8V, V <sub>DDC</sub> = 2.5V | 0.3 | _ | 1.2 | | ## **Ordering Information** | Part Number | Package Type | Production Flow | | |--------------|---------------------------|----------------------------|--| | IMIB9940LBL | 32-pin LQFP | Industrial, -40°C to +85°C | | | IMIB9940LBLT | 32-pin LQFP-Tape and Reel | Industrial, -40°C to +85°C | | # **Package Drawing and Dimensions** # 32-lead Thin Plastic Quad Flatpack 7 x 7 x 1.4 mm A32.14 All product and company names mentioned in this document may be the trademarks of their respective holders. **Note**: 11. For a specific temperature and voltage, includes output skew. # **Document History Page** | | Document Title: B9940L 2.5V or 3.3V, 200-MHz, 1:18 Clock Distribution Buffer<br>Document Number: 38-07105 | | | | | | | |------|-----------------------------------------------------------------------------------------------------------|---------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | REV. | ECN NO. | Issue<br>Date | Orig. of<br>Change | Description of Change | | | | | ** | 107509 | 06/14/01 | NDP | Convert from IMI to Cypress | | | | | *A | 116093 | 09/09/02 | HWT | Converted from Word Doc to Framemaker Corrected the Ordering Information to match the DevMaster Corrected Output Impedance Type to 9/11,14/18, and 19/26 in DC parameters | | | | | *B | 120824 | 11/21/02 | RGL | Corrected minor typo | | | | | *C | 122783 | 12/26/02 | RBI | Add power up requirements to maximum ratings information | | | |