# ADS-22AC Low-Power, 12-Bit, 1.0 MHz Sampling A/D Converter #### **FEATURES** - 12-Bit resolution - 1.0 MHz throughput rate - S/H included - Single 46-pin DIP ## **GENERAL DESCRIPTION** DATEL's ADS-22AC sampling converter combines a 12-bit A/D hybrid and a S/H hybrid (the ADC-505 and SHM-45) in one space - saving package. The ADS-22AC functional block diagram at the right shows the A/D conversion technique used to achieve the 1.0 MHz throughput rate in a conservative low power design. Designed and manufactured at DATEL's modern, certified hybrid assembly facility using state of the art integrated circuits, the ADS-22AC provides the highest quality and performance for signal processing applications. The ADS-22AC's 1.0 MHz throughput rate can typically be increased to about 1.25 MHz before any performance degradation. This superior performance gives design engineers a high-resolution, high-speed A/D capable of easily meeting the 1.0 MHz throughput rate for many signal processing applications. The ADS-22AC features six pin-programmable input ranges: 0 to +10V, 0 to -5V, 0 to -10V, 0 to -20V, ±5V and ±10V dc. The input impedance is specified at 1.0 K ohms. Other specifications include no missing codes over temperature, a maximum gain tempco of ±40 ppm/°C and a maximum differential linearity tempco of ±2.5ppm/°C. Power required by both models is ±15V dc and ±5V dc at 2.8 W maximum. All digital inputs and three-state outputs are TTL-compatible. Output coding can be in straight binary/offset binary or complementary binary/complementary offset binary by using the COMP BIN pin. An overflow pin indicates when inputs are below or above the normal full-scale range. Manufactured using thick-film and thin-film hybrid technology, this converter's remarkable performance is based on a digital subranging architecture. DATEL further enhances this technology by using a proprietary custom chip and unique laser trimming schemes. The ADS-22AC uses hermetically sealed hybrids packaged in a 46-pin DIP capable of operation over the 0°C to +70°C temperature range. These devices are ideally suited for spectrum, waveform, vibration, and transient analysis applications in military and industrial instrumentation systems. For information on versions with high reliability screening or extended temperature operation, contact the factory. 1-248 | PARAMETERS | MINIMUM | MAXIMUM | UNITS | |-----------------------|---------|---------|----------| | +15V Supply (Pin 31) | -0.3 | + 18 | Volts do | | -15V Supply (Pin 45) | +0.3 | -18 | Volts do | | +5V Supply (Pin 9) | -0.5 | +7 | Volts do | | -5V Supply (Pin 42) | +0.5 | -7 | Volts do | | Digital Inputs | | | | | (Pins 3, 10, 34) | -0.3 | +5.5 | Volts do | | Analog Input (Pin 39) | -15 | +15 | Volts do | | Lead temp. (10 Sec.) | | 300 | °C | ## **FUNCTIONAL SPECIFICATIONS** Apply over the operating temperature range and over the operating power supply range unless otherwise specified. For test aspects, contact the factory. | DESCRIPTION | MIN. | TYP. | MAX | UNITS | |---------------------------------|---------|------------------------|----------|------------------------| | INPUTS | | <del></del> | | J | | | <b></b> | | | | | Input Voltage Ranges | - | 0 to +10 | _ | Volts do | | | - | 0 to -5V | _ | Volts dc | | | - | 0 to -10V<br>0 to -20V | _ | | | | _ | ±10, ±5 | _ | Volts dç<br>Volts dc | | Input Impendance | - | 110, 13 | | vons uc | | 0 to -10V, 0 to +10V, | | | | | | 0 to -20V, +10V | | 1K | | ohm | | 0 to -5V, ±5V | _ | 500 | _ | ohms | | Logic Levels: Logic 1 | 2.0 | _ | _ | Volts dc | | Logic 0 | _ | <del>-</del> . | 0.8 | Volts dc | | Logic Leading: Logic 1 | _ | · · · | 2.5 | μΑ | | Logic 0 | _ | | -100 | μA | | OUTPUTS | | | | | | Output Coding Options: | st | raight binary/o | | | | <u> </u> | | complementa | | | | | CO | mplementary o | iffset b | inary | | Logic Levels: Logic 1 | 2.4 | | _ | Volts dc | | Logic 0 | | | 0.4 | Volts dc | | Logic Leading: Logic 1 | _ | _ | -160 | μA | | Logic 0 | _ | _ | 6.4 | mA | | internal Reference (Pin 43) | 000 | | 40.00 | \ <i>t</i> = 44 = -4 = | | Voltage, +25°C | 9.98 | _ | | Volts dc<br>PPM /°C | | Drift | | ±5 | ±30 | FFMI/C | | External Current (for Pin 39). | _ | _ | 1.5 | mA | | SAMPLE MODE DYNAMICS | | | | | | Frequency Response: | | | | | | Small Signal (-3dB) | _ | 16 | _ | MHz | | Siew Rate | | 300 | _ | V/μS | | SAMPLE-TO-HOLD SWITCHING | | | | | | Aperture Display Time | | 6 | | nS | | Aperture Uncertainty (Jitter) | _ | ±50 | _ | рS | | Settling Time: | | | | | | 10V to ±.01% FS | | | | _ | | (±1mV | _ | 60 | 100 | n\$ | | 16V to ±.1% FS | _ | 40 | | nS | | (±10mV) | | | | 113 | | | | | | | | Feedthrough Rejection | | -74 | _ | dB | | Signal to Noise Ratio (SNR) | -72 | -80 below FS | _ | ₫B | | Inband Harmonics<br>(see Fig 6) | | | | | | dc to 100KHz | -72 | -80 below FS | _ | dB | | 100KHz to 500KHz FS | -72 | -75 below FS | - = | d₿ | | HOLD-TO-SAMPLE DYNAMICS | | | | | | Acquisition Time: | | | | | | 10V step to ±1.0mV | | | | | | (.01% FS) | _ | 160 | 200 | nS | | 10V step to ±10mV | | | | | | (.1% FS) | _ | 100 | 170 | nS | | | | | | | | DESCRIPTION | | | MAX. | UNITS | |--------------------------------------------------------------------------------------|-----------------|-----------------|-------------|--------------------------| | PERFORMANCE FOR ±10 | RANGE | | | | | Integral Nonlinearity | | | | | | +25°C | _ | _ | +0.0125 | %FSR+1/2LSE | | 0°C to +70°C | _ | _ | | %FSR±1/2LSI | | Integral Nonlin, Tempco | _ | _ | +3 | ppm/℃ | | Differential Nonlinearity: | | | | | | +25°C | - | _ | +0.0125 | %FSR+1/2LSI | | 0°C to +70°C | _ | _ | +0.0125 | %FSR±1/2LSf | | Differential Nonlin Tempco | _ | _ | +2.5 | ppm/°C | | Full-Scale Absol. Accuracy: | | | | •• | | +25°C | _ | ±5 | ±12 | LSB | | 0°C to +70°C | _ | ±6 | ±15 | LSB | | Unipolar Zero Error, +25°C | | ±2 | ±5 | LSB | | Unipolar Zero Tempco | _ | ±13 | ±25 | ppm/℃ | | Bipolar Zero Error | | <del>-</del> ., | ±5 | LSB | | Bipolar Zero Tempco | | ±13 | ±25 | ppm/℃ | | Bipolar Offset Error, +25°C | . — | ±2 | ±8 | LSB | | Bipolar Offset Tempco | | ±17 | ±40 | ppm/℃ | | Gain Error, +25°C | _ | ±3 | | LSB | | Gain Temp¢o | _ | ±18 | ±40 | ppm/℃ | | Conversion Times: | | | | | | ADS-22AC | . — | 900 | 1µsec | nSec | | Throughput Rate: | | | | | | ADS-22AC | 1.0 | | | MHz | | No Missing Codes (12 Bits): | | the O | perating | Temp. Range | | POWER SUPPLY REQUIREMEN | ITS . | <u> </u> | · · · | | | Power Supply Range: | | | | | | +15V dc \$upply | +14.25 | | +15.75 | Volts dc | | -15V dc Supply | -14.25 | | - 15.75 | Volts dc | | +5V dc Supply | +4.75 | | +5.25 | Volts dc | | -5V dc Supply | - 4.75 | -5 | -5.25 | Volts dc | | Power Supply Current: | . ** | | | | | +15V Supply | . — | +45 | | mA | | -15V Supply | _ | -35 | | mA | | +5V Supply | | +65 | +100 | mA | | -5V Supply | - | -150 | | mA | | Power Dissipation | - | 2.3 | 2.7 | Watts | | Power Supply Rejection | | 0.01 | 0.05 | %FSRV/%V | | | | | | | | PHYSICAL-ENVIRONMENTAL | | | | | | PHYSICAL-ENVIRONMENTAL Operating Temp. | | | | | | PHYSICAL-ENVIRONMENTAL Operating Temp. Range* | 0 | _ | +70 | •€ | | PHYSICAL-ENVIRONMENTAL Operating Temp. Range* Storage Temperature | · | _ | | _ | | PHYSICAL-ENVIRONMENTAL Operating Temp. Range* Storage Temperature Range | -65 | _ | +70<br>+125 | <b>°</b> C<br><b>°</b> C | | PHYSICAL-ENVIRONMENTAL Operating Temp. Range* Storage Temperature Range Package Type | -65<br>46-pin E | | | _ | | PHYSICAL-ENVIRONMENTAL Operating Temp. Range* Storage Temperature Range | -65 | ass | +125 | _ | <sup>\*</sup>For extended temperature range versions, contact the factory. # **TECHNICAL NOTES** - Use external potentiometers to remove system errors or the small initial errors to zero. Use a 20K trimming potentiometer for gain adjustment with the wiper tied to pin 36 (ground pin 36 for operation without adjustments). Use a 20K trimming potentiometer with the wiper tied to pin 37 for zero/ offset adjustment (leave pin 37 open for operation without adjustment). - 2 Rated performance requires using good high frequency circuit board layout techniques. The analog and digital grounds are connected internally. Avoid ground-related problems by connecting the digital and analog grounds to one point, the ground plane beneath the converter (versus at the power supply terminals when the power supplies are located some distance from the ground plane). Due to the inductance and resistance of the power supply return paths, return the analog and digital ground separately to the power supplies. This prevents contamination of the analog ground by noisy digital ground currents. - 3. Bypass all the analog and digital supplies and the +10V reference (pin 43) ground with a 4.7μF, 25V tantalum electrolytic capacitor in parallel with a 0.1μF ceramic capacitor. Bypass the +10V reference (pin 43) to analog ground (pin 30). The -5V dc supply is treated as an analog supply and analog ground (pins 24-30) should be treated as its return path for decoupling purposes. - 4. The COMP BIN input (pin 34) allows selection of binary/ offset binary or complementary binary/complementary offset binary. Refer to Table 2 for the desired coding selection. The COMP BIN pin has an internal pull-up resistor and is TTL compatible for those users desiring logic control of this function. - An overflow signal, pin 33, indicates when analog input signals are below or above the desired full-scale range. The overflow pin also has a three-state output and is enabled by pin 10 (Enable for bits 1 through 12 and overflow). - The internal Sample/Hold control signal goes low following the rising edge of a start convert pulse and high 30 nanoseconds minimum before EOC goes low. This S/H low signal indicates that the converter can accept a new analog input. **Table 1. Input/Output Connections** | PIN | FUNCTION | PIN | FUCTION | |-----|---------------|-----|---------------| | 1 | N/C | 24 | ANA GND | | l 2 | DIG GND | 25 | ANA GND | | 3 | START CONVERT | 26 | ANA GND | | 4 | DIG GND | 27 | ANA GND | | 5 | DIG GND | 28 | ANA GND | | 6 | EOC | 29 | ANA GND | | 7 | DIG GND | 30 | ANA GND | | 8 | N/C | 31 | + 15V | | l ŏ | + 5V | 32 | N/C | | 10 | ENABLE | 33 | OVERFLOW | | 111 | N/C | 34 | COMP BIN | | 12 | BIT 1 (MSB) | 35 | N/C | | 13 | BIT 2 | 36 | GAIN ADJUST | | 14 | BIT 3 | 37 | OFFSET ADJUST | | 15 | BIT 4 | 38 | BIAS | | 16 | BIT 5 | 39 | INPUT | | 17 | BIT 6 | 40 | RANGE | | 18 | BIT 7 | 41 | ANA GND | | 19 | BIT 8 | 42 | - 5V | | 20 | BIT 9 | 43 | + 10V REF OUT | | 20 | BIT 10 | 44 | S/H OUT | | 22 | BIT 11 | 45 | - 15V | | 23 | BIT 12 (LSB) | 46 | N/C | **Table 2. Input Connections** | INPUT<br>VOLTAGE | CONNECT<br>INPUT PIN | CONNECT<br>PIN 40 | BINARY/<br>OFFSET BINARY | COMP. BINARY/<br>COMP. OFFSET BINARY | |------------------|----------------------|-----------------------------------|--------------------------|--------------------------------------| | RANGE | 38 TO: | 38 TO: (RANGE) TO: CONNECT PIN 34 | | CONNECT PIN 34 TO: | | 0 to -5V | 39 | 44 | | 2,4,5,7 | | 0 to - 10V | _ | 44 | | 2,4,5,7 | | 0 to - 20V | 44 | 44 | _ | 2,4,5,7 | | 0 to + 10V | EXT.<br>- 10V Ref.* | 44 | 2,4,5,7 | <del>_</del> | | ±5V | 39 | 43 | 2,4,5.7 | | | ± 10V | - ; | 43 | 2,4,5,7 | _ | <sup>\*</sup>May be Referenced to +10V Ref. (Pin 43) Figure 3. Connection Diagram ### **CALIBRATION PROCEDURE** Removal of system errors or the small initial errors is accomplished as follows: - Connect the converter per Figure 3 and Table 2 for the appropriate full-scale range (FSR). Apply a pulse of 100 nanoseconds minimum to the START CONVERT input (pin 3) at a rate of 500 KHz. This rate chosen to reduce flicker if LED's are used on the outputs for calibration purposes. - 2. Zero Adjustment. Apply a precision voltage reference source between the analog input (pin 39) and ground (pin 24). Adjust the outut of the reference source per Table 4a and 4b for the unpolar zero adjustment (+ ½ LSB) or the bipolar zero adjustment (zero + ½ LSB) for the appropriate FSR. Adjust the zero/offset trimming potentiometer so that the output code flickers equally between 0000 0000 0000 and 0000 0000 0001 or between 1111 1111 1111 and 1111 1111 1110 depending on the output coding selected per Tables 2 and 6. For bipolar operation, adjust the potentiometer until the displayed code flickers equally between 1000 0000 0000 and 1000 0000 0001 with COMP BIN tied high or between 0111 1111 1111 and 0111 1111 1110 with COMP BIN tied low. Refer to Table 5. 3. Full-Scale Adjustment. Set the output of the voltage reference used in step 2 to the value shown in Table 4a or 4b for the unipolar or bipolar gain adjustment (+ FS $-11\!\!\!/_2$ LSB) for the appropriate FSR. Adjust the gain trimming potentiometer so that the output code flickers equally between 1111 1111 1110 and 1111 1111 1111 or between 0000 0000 0001 and 0000 0000 0000 depending on the output coding selected per Tables 2 and 4. To confirm proper operation of the device, vary the precision reference voltage source to obtain the output coding listed in Tables 5 and 6. Figure 4. Timing Diagram #### TIMING Figure 4 shows the relationship between the various input signals. The timing cited in Table 3 applies over the operating temperature range and over the operating power supply range. These times are guaranteed by design. **Table 3. Signal Timing Summary** | LINE | DURATION IN NANOSECONDS | |------------------------------------------------------|-------------------------| | Start Convert | 100 nSec maximum | | Analog Input Settling Time | 150 n Sec minimum | | Start Convert Low to EOC High Propagation Delay | 35 nSec maximum | | Start Convert Low to Previous<br>Output Data Invalid | 350 nSec minimum | | Data Valid Before EOC<br>Goes Low | 25 nSec minimum | | Enable to Output Data Valid<br>Propagation Delay | 10 nSec maximum | # THEORY OF OPERATION 1-250 This theory of operation describes how the ADS-22AC uses an internal sample-and-hold to capture fast signals for an internal ADC to then digitize. The ADS-22AC consists of a fast sample-and- hold device (DATEL's SHM-45) and a high performance analog- to-digital converter (DATEL's ADC-505). Figure 5 is a detailed block diagram showing the SHM-45 along with the ADC-505's internal registers and logic. The ADC-505 used in the ADS-22AC employs a subranging architecture with digital error correction. Also known as a two-step method of conversion, this technique uses a single 7-bit flash converter twice in the conversion process to yield a final resolution of 12 bits. Refer to the Timing Diagram shown in Figure 4 for further clarification. The SHM-45 used in the ADS-22AC acquires the input signal on the internal hold capacitor (200 nanoseconds maximum acquisition time to 0.01%). The SHM-45 is then put into the hold mode prior to the analog-to-digital conversion. In the hold mode, the SHM-45 requires a maximum of 100 nanoseconds to have its output buffer settle to 0.01% accuracy. The ADC-505 requires a maximum of 150 nanoseconds since the previous conversion for the Input signal to settle before initiating a conversion. The input of the ADC-505 starts settling to its final value while the SHM-45 is in the acquisition mode. The missing 50 nanoseconds of the required maximum analog input settling time is made up by the time the sample/hold is in the acquisition mode. Thus, by the end of the SHM-45's hold mode settling time, the ADC-505's input is fully settled. The SHM-45 is in the sample mode when the internal ADC-505's S/H control is high. During this period of time, the A/D is not performing a conversion. The $S/\overline{H}$ control pin goes low after the rising edge of the start convert pulse a minimum of 10 nanoseconds and a maximum of 25 nanoseconds later. To assure the SHM has 200 nSec maximum acquisition time, the start convert pulse should be given a minimum of 190 nanoseconds after the desired start of the acquisition time. The width of the start convert pulse should be DATEL, Inc. 11 Cabot Boulevard, Mansfield, MA 02048-1194/TEL (508) 339-3000/TLX 174388/FAX (508) 339-6356 Figure 5. Detailed Block Diagram 100 nsec minimum to assure the hold mode settling time of 100 nanoseconds is observed. The 100 nanoseconds takes into account the min-max propagation delays of the start convert high to S/H control low propagation delays and the start convert low to EOC high propagation delays. The analog input, having been configured for the appropriate range, is buffered and then digitized by the 7 bit flash ADC to determine the seven most significant bits. The seven bits of data are then stored in a register and provided to the input of a 7-bit digital-to-analog converter. This DAC has 13 bits of linearity. The first pass finished, internal switching occurs effectively subtracting the output of the digital-to-analog converter from the analog input. The result is a voltage difference between the first 7-bit digitization and the analog input. This voltage difference is amplified and converted by the 7-bit ADC. The result of this second conversion is then latched to determine the least 7 significant bits. The outputs from the two registers are then added by the digital correction logic to produce a 12-bit word. EOC goes low, indicating the conversion is complete, and the out put is present at the three-state output buffers. Once the second step of the flash analog-to-digital conversion is finished, the analog input can change even though the conversion cycle has not been completed (EOC going low). The internal Sample/Hold control signal line goes low a minimum of 30 nanoseconds before EOC goes low, indicating that the SHM-45 can be put back into the sample mode. This feature improves the overall throughput of the ADC-SHM system. Data from the previous conversion would be valid up to 350 nanoseconds after the falling edge of the start convert pulse. Data from the new conversion is valid a minimum of 25 nanoseconds before EOC goes low and valid up to 350 nanoseconds after the falling edge of the next start convert pulse. There is 10 nanosecond maximum delay after the three-state output buffers are enabled before the data is valid. The overall throughput of the ADS-22AC using the ADC-505 and the SHM-45 internally consists of 200 nanoseconds for the sample time, 100 nanoseconds for the hold and input settling time, 15 nanoseconds for observance of min-max propagation delays and 560 nanoseconds for the conversion process (S/H control pin saves 30 nanoseconds). Total guaranteed throughput is a maximum of 1 microsecond for the system for a guaran- teed throughput rate of 1.0 MHz. Retriggering of the start convert pulse before $\overline{EOC}$ goes low will not initiate a new A/D conversion. The performance characteristics shown in Table 7 and in Figure 6 apply over the operating temperature range and over the power supply operating range unless otherwise specified. These characteristics are guaranteed by design. Table 4a. Zero And Gain Adjust For Unipolar Use | UNIPOLAR FSR | ZERO ADJUST<br>+1/2 LSB | GAIN ADJUST<br>+FS - 1½ LSB | |--------------|-------------------------|-----------------------------| | 0 to -5V | -0.61mV | - 4.9982V | | 0 to -10V | -1.22mV | - 9.9963V | | 0 to -20V | -2.44mV | -19.9927V | | 0 to +10V | +1.22mV | + 9.9963V | Table 4b. Zero And Gain Adjust For Bipolar Use | BIPOLAR FSR | ZERO ADJUST<br>Zero +½ LSB | GAIN ADJUST<br>+FS - 11/2 LSB | |-------------|----------------------------|-------------------------------| | ±10V | +2.44mV | +9.9927V | | ±5V | +1.22mV | +4.9963V | Table 5. Output Coding for Bipolar Operation | | | | OUTPUT | COMING | |------------------|--------------------------|------------|----------------|-----------------------| | BIPOLAR<br>SCALE | INPUT RANGES<br>VOLTS dc | | OFFSET BINARY | COMP<br>OFFSET BINARY | | | ±5V | ± 10V | MSB LSB | MSB LSB | | + FS - 1 LSB | + 4.9976V | +9.9951V | 1111 1111 1111 | 0000 0000 0000 | | + ¾ FS | + 3.7500V | + 7.5000V | 1110 0000 0000 | 0001 1111 1111 | | + 1/2 FS | + 2.5000V | +5.0000V | 1100 0000 0000 | 0011 1111 1111 | | 0 | 0.0000V | 0.0000V | 1000 0000 0000 | 0111 1111 1111 | | - 1/2 FS | - 2.5000V | - 5.0000V | 0100 0000 0000 | 1011 1111 1111 | | - ¾ FS | - 3.7500V | - 7.5000V | 0010 0000 0000 | 1101 1111 1111 | | - FS + 1 LSB | ~ 4.9975V | - 9.9951V | 0000 0000 0001 | 1111 1111 1110 | | - FS | - 5.0000V | - 10.0000V | 0000 0000 0000 | 1111 1111 1111 | **Table 6. Output Coding For Unipolar Operation** | UNIPOLAR | | INPUT | RANGES | | | C | UTPUT | CODIN | G | | |--------------------|----------|-----------|-----------|------------|------|--------|-------|-------|---------|------| | SCALE | | VOI | _TS dc | | STRA | IGHT B | INARY | COM | IP. BIN | ARY | | | 0 to -5V | 0 to -10V | 0 to +10V | 0 to -20V | MSB | | LSB | MSB | | LSB | | +FS -1 LSB | - 4.998V | - 9.9976V | +9.9976V | - 19.9951V | 1111 | 1111 | 1111 | 0000 | 0000 | 0000 | | 7/ <sub>8</sub> FS | - 4.375V | -8.750V | + 8.750V | - 17.500V | 1110 | 0000 | 0000 | 0001 | 1111 | 1111 | | 34 FS | - 3.750V | - 7.500V | + 7.500V | - 15.00V | 1100 | 0000 | 0000 | 0011 | 1111 | 1111 | | ½ FS | - 2.500V | -5.00V | + 5.00V | - 10.00V | 1000 | 0000 | 0000 | 0111 | 1111 | 1111 | | 1/4 FS | - 1.250V | - 2.500V | + 2.500V | -5.000V | 0100 | 0000 | 0000 | 1011 | 1111 | 1111 | | 1/8 FS | - 0.625V | - 1.250V | + 1.250V | - 2.500V | 0010 | 0000 | 0000 | 1101 | 1111 | 1111 | | 1 LSB | -0.0012V | -0.0024V | + 0.0024V | - 0.0049V | 0000 | 0000 | 0001 | 1111 | 1111 | 1110 | | 0 | 0.0000V | 0.0000V | 0.000V | 0.0000V | 0000 | 0000 | 0000 | 1111 | 1111 | 1111 | ADS-22AC FFT Report for Total Harmonic Distortion --- 500 KHz Input Figure 6. Harmonic Distortion Performance Table 7. Performance Characteristics At Different Temperatures | CHARACTERISTICS | VALUE | |---------------------------------------------------------|----------------------------------| | Conversion Rate (Changing Inputs):<br>0°C to +70°C | 1.0 MHz minimum | | Harmonic Distortion (Below E5)<br>+25°C<br>0°C to +70°C | – 72d8 minimum<br>– 72d8 minimum | 1-252 | ORDERING INFORMATION | | | | | | | |------------------------------------------------------------------------------|-------------|--------|--|--|--|--| | THROUGHPUT MODEL NO. TEMP RANGE RATE | | | | | | | | ADS-22AC* | 0 to + 70°C | 1.0MHz | | | | | | Contact factory for high reliability or extended temperature range versions. | | | | | | | DATEL, Inc. 11 Cabot Boulevard, Mansfield, MA 02048-1194/TEL (508) 339-3000/TLX 174388/FAX (508) 339-6356