#### **Features** - Single Voltage Operation - 5V Read - 5V Reprogramming - Fast Read Access Time 90 ns - Internal Erase/Program Control - Sector Architecture - One 8K Words (16K bytes) Boot Block with Programming Lockout - Two 8K Words (16K bytes) Parameter Blocks - One 488K Words (976K bytes) Main Memory Array Block - Fast Sector Erase Time 10 seconds - Word-By-Word Programming 50 μs/Word - Hardware Data Protection - DATA Polling For End Of Program Detection - Low Power Dissipation - 50 mA Active Current - 300 μA CMOS Standby Current - Typical 10,000 Write Cycles #### **Description** The AT49F8192 is a 5-volt-only, 8 megabit Flash Memory organized as 512K words of 16 bits each. Manufactured with Atmel's advanced nonvolatile CMOS technology, the device offers access times to 90 ns with power dissipation of just 275 mW. When deselected, the CMOS standby current is less than 300 $\mu$ A. #### **Pin Configurations** | Pin Name | Function | |--------------|---------------------| | A0 - A18 | Addresses | | CE | Chip Enable | | ŌĒ | Output Enable | | WE | Write Enable | | RESET | Reset | | I/O0 - I/O15 | Data Inputs/Outputs | | NC | No Connect | SOIC (SOP) 8-Megabit (512K x 16) 5-volt Only CMOS Flash Memory AT49F8192 AT49F8192T 0588D-A-10/97 The device contains a user-enabled "boot block" protection feature. Two versions of the feature are available: the AT49F8192 locates the boot block at lowest order addresses ("bottom boot"); the AT49F8192T locates it at highest order addresses ("top boot"). To allow for simple in-system reprogrammability, the AT49F8192 does not require high input voltages for programming. Five-volt-only commands determine the read and programming operation of the device. Reading data out of the device is similar to reading from an EPROM; it has standard $\overline{\text{CE}}$ , $\overline{\text{OE}}$ , and $\overline{\text{WE}}$ inputs to avoid bus contention. Reprogramming the AT49F8192 is performed by first erasing a block of data and then programming on a word-by-word basis. The device is erased by executing the erase command sequence; the device internally controls the erase opera- tion. The memory is divided into three blocks for erase operations. There are two 8K word parameter block sections and one sector consisting of the boot block and the main memory array block. The AT49F8192 is programmed on a word-by-word basis. The device has the capability to protect the data in the boot block; this feature is enabled by a command sequence. Once the boot block programming lockout feature is enabled, the data in the boot block cannot be changed when input levels of 5.5 volts or less are used. The typical number of program and erase cycles is in excess of 10,000 cycles. The optional 8K word boot block section includes a reprogramming lock out feature to provide data integrity. The boot sector is designed to contain user secure code, and when the feature is enabled, the boot sector is permanently protected from being reprogrammed. #### **Block Diagram** #### **Device Operation** **READ:** The AT49F8192 is accessed like an EPROM. When $\overline{CE}$ and $\overline{OE}$ are low and $\overline{WE}$ is high, the data stored at the memory location determined by the address pins is asserted on the outputs. The outputs are put in the high impedance state whenever $\overline{CE}$ or $\overline{OE}$ is high. This dual-line control gives designers flexibility in preventing bus contention. **COMMAND SEQUENCES:** When the device is first powered on it will be reset to the read or standby mode depending upon the state of the control line inputs. In order to perform other device functions, a series of command sequences are entered into the device. The command sequences are shown in the Command Definitions table (I/O8 - I/O15 are don't care inputs for the command codes). The command sequences are written by applying a low pulse on the WE or CE input with CE or WE low (respectively) and OE high. The address is latched on the falling edge of $\overline{\text{CE}}$ or $\overline{\text{WE}}$ , whichever occurs last. The data is latched by the first rising edge of $\overline{\text{CE}}$ or $\overline{\text{WE}}$ . Standard microprocessor write timings are used. The address locations used in the command sequences are not affected by entering the command sequences. **RESET**: A $\overline{\text{RESET}}$ input pin is provided to ease some system applications. When $\overline{\text{RESET}}$ is at a logic high level, the device is in its standard operating mode. A low level on the $\overline{\text{RESET}}$ input halts the present device operation and puts the outputs of the device in a high impedance state. When a high level is reasserted on the $\overline{\text{RESET}}$ pin, the device returns to the Read or Standby mode, depending upon the state of the control inputs. By applying a 12V $\pm$ 0.5V input signal to the $\overline{\text{RESET}}$ pin the boot block array can be reprogrammed even if the boot block program lockout feature has been enabled (see Boot Block Programming Lockout Override section). **ERASURE:** Before a word can be reprogrammed, it must be erased. The erased state of the memory bits is a logical "1". The entire device can be erased at one time by using a 6-byte software code. After the software chip erase has been initiated, the device will internally time the erase operation so that no external clocks are required. The maximum time needed to erase the whole chip is $t_{\text{FC}}$ . **CHIP ERASE:** If the boot block lockout has been enabled, the Chip Erase function is disabled; sector erases for the parameter blocks and main memory block will still operate. After the full chip erase the device will return back to read mode. Any command during chip erase will be ignored. SECTOR ERASE: As an alternative to a full chip erase, the device is organized into three sectors that can be individually erased. There are two 8K word parameter block sections and one sector consisting of the boot block and the main memory array block. The Sector Erase command is a six bus cycle operation. The sector address is latched on the falling WE edge of the sixth cycle while the 30H data input command is latched at the rising edge of WE. The sector erase starts after the rising edge of WE of the sixth cycle. The erase operation is internally controlled; it will automatically time to completion. When the boot block programming lockout feature is not enabled, the boot block and the main memory block will erase together (from the same sector erase command). Once the boot region has been protected, only the main memory array sector will erase when its sector erase command is issued. **WORD PROGRAMMING:** Once a memory block is erased, it is programmed (to a logical "0") on a word-byword basis. Programming is accomplished via the internal device command register and is a 4 bus cycle operation. The device will automatically generate the required internal program pulses. Any commands written to the chip during the embedded programming cycle will be ignored. If a hardware reset happens during programming, the data at the location being programmed will be corrupted. Please note that a data "0" cannot be programmed back to a "1"; only erase operations can convert "0"s to "1"s. Programming is completed after the specified tBP cycle time. The DATA polling feature may also be used to indicate the end of a program cycle. BOOT BLOCK PROGRAMMING LOCKOUT: The device has one designated block that has a programming lockout feature. This feature prevents programming of data in the designated block once the feature has been enabled. The size of the block is 8K words. This block, referred to as the boot block, can contain secure code that is used to bring up the system. Enabling the lockout feature will allow the boot code to stay in the device while data in the rest of the device is updated. This feature does not have to be activated; the boot block's usage as a write protected region is optional to the user. The address range of the 48F8192 boot block is 00000H to 01FFFH while the address range of the 49F8192T is 7E000H to 7FFFFH. Once the feature is enabled, the data in the boot block can no longer be erased or programmed when input levels of 5.5V or less are used. Data in the main memory block can still be changed through the regular programming method. To activate the lockout feature, a series of six program commands to specific addresses with specific data must be performed. Please refer to the Command Definitions table. BOOT BLOCK LOCKOUT DETECTION: A software method is available to determine if programming of the boot block section is locked out. When the device is in the software product identification mode (see Software Product Identification Entry and Exit sections) a read from address location 00002H will show if programming the boot block is locked out. If the data on I/O0 is low, the boot block can be programmed; if the data on I/O0 is high, the program lock-out feature has been enabled and the block cannot be programmed. The software product identification exit code should be used to return to standard operation. **BOOT BLOCK PROGRAMMING LOCKOUT OVER-RIDE:** The user can override the boot block programming lockout by taking the RESET pin to 12 volts during the entire chip erase, sector erase or word programming operation. When the RESET pin is brought back to TTL levels the boot block programming lockout feature is again active. **PRODUCT IDENTIFICATION:** The product identification mode identifies the device and manufacturer as Atmel. It may be accessed by hardware or software operation. The hardware operation mode can be used by an external programmer to identify the correct programming algorithm for the Atmel product. For details, see Operating Modes (for hardware operation) or Software Product Identification. The manufacturer and device code is the same for both modes. **DATA POLLING:** The AT49F8192 features DATA polling to indicate the end of a program cycle. During a program cycle an attempted read of the last byte loaded will result in the complement of the loaded data on I/O7. Once the program cycle has been completed, true data is valid on all outputs and the next cycle may begin. During a chip or sector erase operation, an attempt to read the device will give a "0" on I/O7. Once the program or erase cycle has completed, true data will be read from the device. DATA polling may begin at any time during the program cycle. **TOGGLE BIT:** In addition to DATA polling the AT49F8192 provides another method for determining the end of a program or erase cycle. During a program or erase operation, successive attempts to read data from the device will result in I/O6 toggling between one and zero. Once the program cycle has completed, I/O6 will stop toggling and valid data will be read. Examining the toggle bit may begin at any time during a program cycle. **HARDWARE DATA PROTECTION:** Hardware features protect against inadvertent programs to the AT49F8192 in the following ways: (a) $V_{CC}$ sense: if $V_{CC}$ is below 3.8V (typical), the program function is inhibited. (b) $V_{CC}$ power on delay: once V<sub>CC</sub> has reached the V<sub>CC</sub> sense level, the device will automatically time out 10 ms (typical) before programming. (c) Program inhibit: holding any one of OE low, $\overline{\text{CE}}$ high or $\overline{\text{WE}}$ high inhibits program cycles. (d) Noise filter: pulses of less than 15 ns (typical) on the WE or CE inputs will not initiate a program cycle. ### Command Definition (in Hex)<sup>(1)</sup> | Command | Bus | | Bus<br>cle | 2nd<br>Cyc | | | Bus<br>cle | 4th<br>Cy | | 5th<br>Cy | | 6th B<br>Cycl | | |--------------------------------------|--------|------|------------------|------------|------|------|------------|-----------|-----------------|-----------|------|----------------------|------| | Sequence | Cycles | Addr | Data | Addr | Data | Addr | Data | Addr | Data | Addr | Data | Addr | Data | | Read | 1 | Addr | D <sub>OUT</sub> | | | | | | | | | | | | Chip Erase | 6 | 5555 | AA | 2AAA | 55 | 5555 | 80 | 5555 | AA | 2AAA | 55 | 5555 | 10 | | Sector<br>Erase | 6 | 5555 | AA | 2AAA | 55 | 5555 | 80 | 5555 | AA | 2AAA | 55 | SA <sup>(4)(5)</sup> | 30 | | Word<br>Program | 4 | 5555 | AA | 2AAA | 55 | 5555 | A0 | Addr | D <sub>IN</sub> | | | | | | Boot Block<br>Lockout <sup>(2)</sup> | 6 | 5555 | AA | 2AAA | 55 | 5555 | 80 | 5555 | AA | 2AAA | 55 | 5555 | 40 | | Product ID<br>Entry | 3 | 5555 | AA | 2AAA | 55 | 5555 | 90 | | | | | | | | Product ID<br>Exit <sup>(3)</sup> | 3 | 5555 | AA | 2AAA | 55 | 5555 | F0 | | | | | | | | Product ID<br>Exit <sup>(3)</sup> | 1 | XXXX | F0 | | | | | | | 201007 | | | | - Notes: 1. The DATA FORMAT in each bus cycle is as follows: I/O15 - I/O8 (Don't Care); I/O7 - I/O0 (Hex) - 2. The 8K word boot sector has the address range 00000H to 01FFFH for the AT49F8192 and 7E000H to 7FFFFH for the AT49F8192T. - 3. Either one of the Product ID Exit commands can be - 4. SA = sector addresses: For the AT49F8192 SA = 03XXX for PARAMETER BLOCK 1 SA = 05XXX for PARAMETER BLOCK 2 SA = 7FXXX for MAIN MEMORY ARRAY For the AT49F8192T SA = 7DXXX for PARAMETER BLOCK 1 SA = 7BXXX for PARAMETER BLOCK 2 SA = 79XXX for MAIN MEMORY ARRAY 5. When the boot block programming lockout feature is not enabled, the boot block and the main memory block will erase together (form the same sector erase command). Once the boot region has been protected, only the main memory array sector will erase when its sector erase command is issued. #### Absolute Maximum Ratings\* | Temperature Under Bias55°C to +125°C | *NOTICE: Stresses beyong those listed under "Absolute<br>Maximum Ratings" may cause permanent dam- | |--------------------------------------------------------|--------------------------------------------------------------------------------------------------------| | Storage Temperature65°C to +150°C | age to the device. This is a stress rating only and functional operation of the device at these or any | | All Input Voltages (including NC pins) | other conditions beyond those indicated in the | | with Respect to Ground0.6V to +6.25V | operational sections of this specification is not implied. Exposure to absolute maximum rating | | All Output Voltages | conditions for extended periods may affect device | | with Respect to Ground0.6V to V <sub>CC</sub> to +0.6V | reliability. | | Voltage on $\overline{\text{OE}}$ | | | with Respect to Ground0.6V to +13.5V | | ## **DC and AC Operating Range** | | | AT49F8192-90 | AT49F8192-12 | |------------------------------|------|--------------|--------------| | Operating | Com. | 0°C - 70°C | 0°C - 70°C | | Temperature (Case) | Ind. | -40°C - 85°C | -40°C - 85°C | | V <sub>CC</sub> Power Supply | | 5V ± 10% | 5V ± 10% | ## **Operating Modes** | Mode | CE | ŌĒ | WE | RESET | Ai | I/O | |-------------------------|-----------------|------------------|---------------------------------|-----------------|-------------------------------------------------------------------------------------------|----------------------------| | Read | $V_{IL}$ | $V_{IL}$ | $V_{IH}$ | V <sub>IH</sub> | Ai | D <sub>OUT</sub> | | Program/Erase (2) | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IH</sub> | Ai | D <sub>IN</sub> | | Standby/Write Inhibit | V <sub>IH</sub> | X <sup>(1)</sup> | Х | V <sub>IH</sub> | X | High Z | | Program Inhibit | Х | Х | V <sub>IH</sub> | V <sub>IH</sub> | | | | Program Inhibit | Х | V <sub>IL</sub> | Х | V <sub>IH</sub> | | | | Output Disable | Х | V <sub>IH</sub> | Х | V <sub>IH</sub> | | High Z | | Reset | Х | Х | Х | V <sub>IL</sub> | X | High Z | | Product Identification | | | | | | | | Handriera | V | | | \/ | A1 - A18 = $V_{IL}$ , A9 = $V_{H}$ , (3)<br>A0 = $V_{IL}$ | Manufacturer Code (4) | | Hardware | V <sub>IL</sub> | $V_{IL}$ | V <sub>IH</sub> V <sub>IH</sub> | | A1 - A18 = V <sub>IL</sub> , A9 = V <sub>H</sub> , <sup>(3)</sup><br>A0 = V <sub>IH</sub> | Device Code <sup>(4)</sup> | | Software <sup>(5)</sup> | | | | \/ | A0 = V <sub>IL</sub> , A1 - A18 = V <sub>IL</sub> | Manufacturer Code (4) | | Software (9) | | | | V <sub>IH</sub> | A0 = V <sub>IH</sub> , A1 - A18 = V <sub>IL</sub> | Device Code (4) | Notes: 1. X can be V<sub>IL</sub> or V<sub>IH</sub>. 2. Refer to AC Programming Characteristics. 3. $V_H = 12.0V \pm 0.5V$ . 4. Manufacturer Code: 1FH, Device Code: A0H (49F8192), A3H (49F8192T). 5. See details under Software Product Identification Entry/Exit. #### **DC Characteristics** | Symbol | Parameter | Condition | Min | Max | Units | |--------------------------------|--------------------------------------|-------------------------------------------------------------------------|-----|-----|-------| | ILI | Input Load Current | V <sub>IN</sub> = 0V to V <sub>CC</sub> | | 10 | μΑ | | I <sub>LO</sub> | Output Leakage Current | $V_{I/O} = 0V \text{ to } V_{CC}$ | | 10 | μΑ | | I <sub>SB1</sub> | V <sub>CC</sub> Standby Current CMOS | $\overline{\text{CE}} = V_{\text{CC}} - 0.3V \text{ to } V_{\text{CC}}$ | | 300 | μΑ | | I <sub>SB2</sub> | V <sub>CC</sub> Standby Current TTL | $\overline{\text{CE}}$ = 2.0V to V <sub>CC</sub> | | 3 | mA | | I <sub>CC</sub> <sup>(1)</sup> | V <sub>CC</sub> Active Current | f = 5 MHz; I <sub>OUT</sub> = 0 mA | | 50 | mA | | V <sub>IL</sub> | Input Low Voltage | | | 0.8 | V | | V <sub>IH</sub> | Input High Voltage | | 2.0 | | V | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 2.1 mA | | .45 | V | | V <sub>OH1</sub> | Output High Voltage | I <sub>OH</sub> = -400 μA | 2.4 | | V | | V <sub>OH2</sub> | Output High Voltage CMOS | $I_{OH} = -100 \mu A; V_{CC} = 4.5 V$ | 4.2 | | V | Note: 1. In the erase mode, I<sub>CC</sub> is 90 mA. #### **AC Read Characteristics** | | | AT49F8192-90 | | AT49F8192-12 | | | |------------------------|--------------------------------------------------------------|--------------|-----|--------------|-----|-------| | Symbol | Parameter | Min | Max | Min | Max | Units | | t <sub>ACC</sub> | Address to Output Delay | | 90 | | 120 | ns | | t <sub>CE</sub> (1) | CE to Output Delay | | 90 | | 120 | ns | | t <sub>OE</sub> (2) | OE to Output Delay | 0 | 40 | 0 | 50 | ns | | t <sub>DF</sub> (3, 4) | CE or OE to Output Float | 0 | 25 | 0 | 30 | ns | | t <sub>OH</sub> | Output Hold from OE, CE or Address, whichever occurred first | 0 | | 0 | | ns | ## AC Read Waveforms (1)(2)(3)(4) - Notes: 1. $\overline{\text{CE}}$ may be delayed up to $t_{ACC}$ $t_{CE}$ after the address transition without impact on t<sub>ACC</sub>. - 2. $\overline{\text{OE}}$ may be delayed up to $t_{\text{CE}}$ $t_{\text{OE}}$ after falling edge of $\overline{\text{CE}}$ without impact on $t_{\text{CE}}$ or by $t_{\text{ACC}}$ - $t_{\text{OE}}$ after an address change without impact in tACC. - 3. $t_{DF}$ is specified from $\overline{OE}$ or $\overline{CE}$ whichever occurs first $(C_L = 5 pF).$ - 4. This parameter is characterized and is not 100% tested. #### **Input Test Waveforms and** Measurement Level $t_R$ , $t_F < 5$ ns #### **Output Test Load** ## **Pin Capacitance** $(f = 1 \text{ MHz}, T = 25^{\circ}\text{C})^{(1)}$ | | Тур | Max | Units | Conditions | |------------------|-----|-----|-------|-----------------------| | C <sub>IN</sub> | 4 | 6 | pF | V <sub>IN</sub> = 0V | | C <sub>OUT</sub> | 8 | 12 | pF | V <sub>OUT</sub> = 0V | Note: 1. This parameter is characterized and is not 100% tested. #### **AC Word Load Characteristics** | Symbol | Parameter | Min | Max | Units | |------------------------------------|------------------------------|-----|-----|-------| | t <sub>AS</sub> , t <sub>OES</sub> | Address, OE Set-up Time | 10 | | ns | | t <sub>AH</sub> | Address Hold Time | 50 | | ns | | t <sub>CS</sub> | Chip Select Set-up Time | 0 | | ns | | t <sub>CH</sub> | Chip Select Hold Time | 0 | | ns | | t <sub>WP</sub> | Write Pulse Width (WE or CE) | 90 | | ns | | t <sub>DS</sub> | Data Set-up Time | 50 | | ns | | t <sub>DH</sub> , t <sub>OEH</sub> | Data, OE Hold Time | 10 | | ns | | t <sub>WPH</sub> | Write Pulse Width High | 90 | | ns | #### **AC Word Load Waveforms** #### **WE** Controlled #### **CE** Controlled ## **Program Cycle Characteristics** | Symbol | Parameter | Min | Max | Units | |------------------|------------------------|-----|-----|---------| | t <sub>BP</sub> | Word Programming Time | | 50 | μs | | t <sub>AS</sub> | Address Set-up Time | 10 | | ns | | t <sub>AH</sub> | Address Hold Time | 50 | | ns | | t <sub>DS</sub> | Data Set-up Time | 50 | | ns | | t <sub>DH</sub> | Data Hold Time | 10 | | ns | | t <sub>WP</sub> | Write Pulse Width | 90 | | ns | | t <sub>WPH</sub> | Write Pulse Width High | 90 | | ns | | t <sub>EC</sub> | Erase Cycle Time | | 10 | seconds | #### **Program Cycle Waveforms** ## **Sector or Chip Erase Cycle Waveforms** - Notes: 1. $\overline{OE}$ must be high only when $\overline{WE}$ and $\overline{CE}$ are both low. - 2. For chip erase, the address should be 5555. For sector erase, the address depends on what sector is to be erased. (See note 4 under command definitions.) - 3. For chip erase, the data should be $10_{\rm H}$ , and for sector erase, the data should be $30_{\rm H}$ . ## **Data Polling Characteristics** (1) | Symbol | Parameter | Min | Тур | Max | Units | |------------------|------------------------|-----|-----|-----|-------| | t <sub>DH</sub> | Data Hold Time | 10 | | | ns | | t <sub>OEH</sub> | OE Hold Time | 10 | | | ns | | t <sub>OE</sub> | OE to Output Delay (2) | | | | ns | | t <sub>WR</sub> | Write Recovery Time | 0 | | | ns | Notes: 1. These parameters are characterized and not 100% tested. 2. See t<sub>OE</sub> spec in AC Read Characteristics. #### **Data Polling Waveforms** ## Toggle Bit Characteristics (1) | Symbol | Parameter | Min | Тур | Max | Units | |-------------------|------------------------|-----|-----|-----|-------| | t <sub>DH</sub> | Data Hold Time | 10 | | | ns | | t <sub>OEH</sub> | OE Hold Time | 10 | | | ns | | t <sub>OE</sub> | OE to Output Delay (2) | | | | ns | | t <sub>OEHP</sub> | OE High Pulse | 150 | | | ns | | t <sub>WR</sub> | Write Recovery Time | 0 | | | ns | Notes: 1. These parameters are characterized and not 100% tested. 2. See t<sub>OE</sub> spec in AC Read Characteristics. ## Toggle Bit Waveforms (1)(2)(3) Notes: 1. Toggling either $\overline{OE}$ or $\overline{CE}$ or both $\overline{OE}$ and $\overline{CE}$ will operate toggle bit. The t<sub>OEHP</sub> specification must be met by the toggling the input(s). - 2. Beginning and ending state of I/O6 will vary. - 3. Any address location may be used but the address should not vary. ## **Software Product Identification Entry**<sup>(1)</sup> # Software Product Identification Exit (1)(6) Notes: 1. Data Format: I/O15 - I/O8 (Don't Care); I/O7 - I/O0 (Hex) Address Format: A14 - A0 (Hex). A1 - A18 = V<sub>IL</sub>. Manufacture Code is read for A0 = V<sub>IL</sub>; Device Code is read for A0 = V<sub>IH</sub>. - The device does not remain in identification mode if powered down. - 4. The device returns to standard operation mode. - Manufacturer Code: 1FH Device Code: A0H (49F8192), A3H (49F8192T) - Either one of the Product ID Exit commands can be used. ## **Boot Block Lockout Enable Algorithm**<sup>(1)</sup> Notes: 1. Data Format: I/O15 - I/O8 (Don't Care); I/O7 - I/O7 (Hex) Address Format: A14 - A0 (Hex). 2. Boot block lockout feature enabled. ## Ordering Information | t <sub>ACC</sub><br>(ns) | I <sub>CC</sub> (mA) | | | | | |--------------------------|----------------------|---------|-----------------|---------|-----------------| | | Active | Standby | Ordering Code | Package | Operation Range | | 90 | 50 | 0.3 | AT49F8192-90TC | 48T | Commercial | | | | | AT49F8192-90RC | 44R | (0° to 70°C) | | | 50 | 0.3 | AT49F8192-90TI | 48T | Industrial | | | | | AT49F8192-90RI | 44R | (-40° to 85°C) | | 120 | 50 | 0.3 | AT49F8192-12TC | 48T | Commercial | | | | | AT49F8192-12RC | 44R | (0° to 70°C) | | | 50 | 0.3 | AT49F8192-12TI | 48T | Industrial | | | | | AT49F8192-12RI | 44R | (-40° to 85°C) | | 90 | 50 | 0.3 | AT49F8192T-90TC | 48T | Commercial | | | | | AT49F8192T-90RC | 44R | (0° to 70°C) | | | 50 | 0.3 | AT49F8192T-90TI | 48T | Industrial | | | | | AT49F8192T-90RI | 44R | (-40° to 85°C) | | 120 | 50 | 0.3 | AT49F8192T-12TC | 48T | Commercial | | | | | AT49F8192T-12RC | 44R | (0° to 70°C) | | | 50 | 0.3 | AT49F8192T-12TI | 48T | Industrial | | | | | AT49F8192T-12RI | 44R | (-40° to 85°C) | | Package Type | | | | | |--------------|--------------------------------------------------------------------------|--|--|--| | 48T | 48-Lead, Thin Small Outline Package (TSOP) | | | | | 44R | 44-Lead, 0.525" Wide, Plastic Gull Wing Small Outline Package (SOIC/SOP) | | | |