CMOS SyncFIFO<sup>™</sup> 256 x 18, 512 x 18, 1024 x 18, 2048 x 18 and 4096 x 18 IDT72205LB IDT72215LB IDT72225LB IDT72235LB IDT72245LB #### **FEATURES:** - 256 x 18-bit organization array (72205LB) - 512 x 18-bit organization array (72215LB) - 1024 x 18-bit organization array (72225LB) - 2048 x 18-bit organization array (72235LB) - 4096 x 18-bit organization array (72245LB) - 4030 x 10-bit organization array (7 - 15 ns read/write cycle time - Easily expandable in depth and width - · Read and write clocks can be asynchronous or coincident - · Dual-Port zero fall-through time architecture - Programmable almost-empty and almost-full flags - Empty and Full flags signal FIFO status - Half-Full flag capability in a single device configuration - Output enable puts output data bus in high-impedance state - High-performance submicron CMOS technology - Available in a 64-lead thin quad flatpack (TQFP/STQFP), pin grid array (PGA), and plastic leaded chip carrier (PLCC) - · Military product compliant to MIL-STD-883, Class B - Industrial temperature range (-40°C to +85°C) is available, tested to military electrical specifications ## **DESCRIPTION:** The IDT72205LB/72215LB/72225LB/72235LB/72245LB are very high-speed, low-power First-In, First-Out (FIFO) memories with clocked read and write controls. These FIFOs are applicable for a wide variety of data buffering needs, such as optical disk controllers, Local Area Networks (LANs), and interprocessor communication. Both FIFOs have 18-bit input and output ports. The input port is controlled by a free-running clock (WCLK), and a data input enable pin ( $\overline{\text{WEN}}$ ). Data is read into the synchronous FIFO on every clock when $\overline{\text{WEN}}$ is asserted. The output port is controlled by another clock pin (RCLK) and another enable pin ( $\overline{\text{REN}}$ ). The read clock can be tied to the write clock for single clock operation or the two clocks can run asynchronous of one another for dual-clock operation. An Output Enable pin ( $\overline{\text{OE}}$ ) is provided on the read port for three-state control of the output. The synchronous FIFOs have two fixed flags, Empty ( $\overline{\text{EF}}$ ) and Full ( $\overline{\text{FF}}$ ), and two programmable flags, Almost-Empty ( $\overline{\text{PAE}}$ ) and Almost-Full ( $\overline{\text{PAF}}$ ). The offset loading of the programmable flags is controlled by a simple state machine, and is initiated by asserting the Load pin ( $\overline{\text{LD}}$ ). A Half-Full flag ( $\overline{\text{HF}}$ ) is available when the FIFO is used in a single device configuration. The IDT72205LB/72215LB/72225LB/72235LB/72245LB are depth expandable using a daisy-chain technique. The XI and $\overline{\text{XO}}$ pins are used to expand the FIFOs. In depth expansion configuration, FL is grounded on the first device and set to HIGH for all other devices in the daisy chain. The IDT72205LB/72215LB/72225LB/72235LB/72245LB is fabricated using IDT's high-speed submicron CMOS technology. Military grade product is manufactured in compliance with the latest revision of MIL-STD-883, Class B. #### **FUNCTIONAL BLOCK DIAGRAM** SyncFIFO is a trademark and the IDT logo is a registered trademark of Integrated Device Technology, Inc ## **PIN CONFIGURATIONS** # **PIN CONFIGURATIONS** TQFP/STQFP TOP VIEW #### NOTE: 1. For information on the flatpack (F68-1), contact factory. # **PIN DESCRIPTION** | Symbol | Name | I/O | Description | |-----------|---------------------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D0-D17 | Data Inputs | - 1 | Data inputs for a 18-bit bus. | | RS | Reset | Ι | When $\overline{\text{RS}}$ is set LOW, internal read and write pointers are set to the first location of the RAM array, $\overline{\text{FF}}$ and $\overline{\text{PAF}}$ go HIGH, and $\overline{\text{PAE}}$ and $\overline{\text{EF}}$ go LOW. A reset is required before an initial WRITE after power-up. | | WCLK | Write Clock | I | When $\overline{\text{WEN}}$ is LOW, data is written into the FIFO on a LOW-to-HIGH transition of WCLK, if the FIFO is not full. | | WEN | Write Enable | I | When $\overline{\text{WEN}}$ is LOW, data is written into the FIFO on every LOW-to-HIGH transition of WCLK. When $\overline{\text{WEN}}$ is HIGH, the FIFO holds the previous data. Data will not be written into the FIFO if the $\overline{\text{FF}}$ is LOW. | | RCLK | Read Clock | I | When $\overline{\text{REN}}$ is LOW, data is read from the FIFO on a LOW-to-HIGH transition of RCLK, if the FIFO is not empty. | | REN | Read Enable | _ | When $\overline{\text{REN}}$ is LOW, data is read from the FIFO on every LOW-to-HIGH transition of RCLK. When $\overline{\text{REN}}$ is HIGH, the output register holds the previous data. Data will not be read from the FIFO if the $\overline{\text{EF}}$ is LOW. | | ŌĒ | Output Enable | _ | When $\overline{OE}$ is LOW, the data output bus is active. If $\overline{OE}$ is HIGH, the output data bus will be in a high-impedance state. | | <u>LD</u> | Load | _ | When $\overline{\text{LD}}$ is LOW, data on the inputs D0–D11 is written to the offset and depth registers on the LOW-to-HIGH transition of the WCLK, when $\overline{\text{WEN}}$ is LOW. When $\overline{\text{LD}}$ is LOW, data on the outputs Q0–Q11 is read from the offset and depth registers on the LOW-to-HIGH transition of the RCLK, when $\overline{\text{REN}}$ is LOW. | | FL | First Load | _ | In the single device or width expansion configuration, $\overline{FL}$ is grounded. In the depth expansion configuration, $\overline{FL}$ is grounded on the first device (first load device) and set to HIGH for all other devices in the daisy chain. | | WXI | Write Expansion<br>Input | _ | In the single device or width expansion configuration, $\overline{WXI}$ is grounded. In the depth expansion configuration, $\overline{WXI}$ is connected to $\overline{WXO}$ (Write Expansion Out) of the previous device. | | RXI | Read Expansion<br>Input | I | In the single device or width expansion configuration, RXI is grounded. In the depth expansion configuration, $\overline{\text{RXI}}$ is connected to $\overline{\text{RXO}}$ (Read Expansion Out) of the previous device. | | ĒĒ | Empty Flag | 0 | When $\overline{\text{EF}}$ is LOW, the FIFO is empty and further data reads from the output are inhibited. When $\overline{\text{EF}}$ is HIGH, the FIFO is not empty. $\overline{\text{EF}}$ is synchronized to RCLK. | | PAE | Programmable<br>Almost-Empty Flag | 0 | When PAE is LOW, the FIFO is almost empty based on the offset programmed into the FIFO. The default offset at reset is 31 from empty for 72205LB, 63 from empty for 72215LB, and 127 from empty for 72225LB/72235LB/72245LB. | | PAF | Programmable | 0 | When PAF is LOW, the FIFO is almost full based on the offset programmed into the FIFO. The default offset at reset is 31 from full for 72205LB, 63 from full for 72215LB, and 127 from full for 72225LB/72235LB/72235LB. | | FF | Full Flag | 0 | When $\overline{\text{FF}}$ is LOW, the FIFO is full and further data writes into the input are inhibited. When $\overline{\text{FF}}$ is HIGH, the FIFO is not full. $\overline{\text{FF}}$ is synchronized to WCLK. | | WXO/HF | Write Expansion<br>Out/Half-Full Flag | 0 | In the single device or width expansion configuration, the device is more than half full when $\overline{\text{HF}}$ is LOW. In the depth expansion configuration, a pulse is sent from $\overline{\text{WXO}}$ to $\overline{\text{WXI}}$ of the next device when the last location in the FIFO is written. | | RXO | Read Expansion<br>Out | 0 | In the depth expansion configuration, a pulse is sent from $\overline{\text{RXO}}$ to $\overline{\text{RXI}}$ of the next device when the last location in the FIFO is read. | | Q0–Q17 | Data Outputs | 0 | Data outputs for a 18-bit bus. | | VCC | Power | | Eight +5V power supply pins for the PLCC and PGA, five pins for the TQFP. | | GND | Ground | | Eight ground pins for the PLCC and PGA, seven pins for the TQFP. | 2766 tbl 01 # **ABSOLUTE MAXIMUM RATINGS**(1) | Symbol | Rating | Commercial | Mlilitary | Unit | |--------|--------------------------------------|--------------|--------------|------| | VTERM | Terminal Voltage with respect to GND | -0.5 to +7.0 | -0.5 to +7.0 | V | | ТА | Operating<br>Temperature | 0 to +70 | -55 to +125 | °C | | TBIAS | Temperature Under<br>Bias | -55 to +125 | -65 to +135 | °C | | Tstg | Storage<br>Temperature | -55 to +125 | -65 to +155 | °C | | Іоит | DC Output Current | 50 | 50 | mA | ## NOTE: # RECOMMENDED DC OPERATING CONDITIONS | Symbol | Parameter | Min. | Тур. | Max. | Unit | |--------------------|--------------------------------------------|------|------|------|------| | Vссм | Military Supply<br>Voltage | 4.5 | 5.0 | 5.5 | V | | Vccc | Commercial Supply Voltage | 4.5 | 5.0 | 5.5 | V | | GND | Supply Voltage | 0 | 0 | 0 | V | | VIH | Input High Voltage<br>Commercial | 2.0 | _ | _ | V | | VIH | Input High Voltage<br>Military | 2.2 | _ | _ | V | | VIL <sup>(1)</sup> | Input Low Voltage<br>Commercial & Military | _ | _ | 0.8 | V | #### NOTE: 1. 1.5V undershoots are allowed for 10ns once per cycle. 2766 tbl 03 # DC ELECTRICAL CHARACTERISTICS (Commercial: Vcc = $5V \pm 10\%$ , TA = $0^{\circ}$ C to + $70^{\circ}$ C; Military: Vcc = $5V \pm 10\%$ , TA = $-55^{\circ}$ C to + $125^{\circ}$ C) | | | IDT72205LB<br>IDT72215LB<br>IDT72225LB<br>Commercial<br>tCLK = 15, 20, 25, 35, 50ns | | | ID<br>ID<br>tclk : | | | | |---------------------|-----------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|------|------|--------------------|------|------|------| | Symbol | Parameter | Min. | Тур. | Max. | Min. | Тур. | Max. | Unit | | ILI <sup>(1)</sup> | Input Leakage Current (any input) | -1 | _ | 1 | -10 | _ | 10 | μΑ | | ILO <sup>(2)</sup> | Output Leakage Current | -10 | _ | 10 | -10 | _ | 10 | μΑ | | VOH | Output Logic "1" Voltage, IOH = -2 mA | 2.4 | _ | _ | 2.4 | _ | _ | V | | VOL | Output Logic "0" Voltage, IOL = 8 mA | _ | _ | 0.4 | _ | _ | 0.4 | V | | ICC1 <sup>(3)</sup> | Active Power Supply Current | _ | _ | 200 | | _ | 250 | mA | | ICC2 <sup>(3)</sup> | Average Standby Current (All Input = VCC - 0.2V, except RCLK and WCLK which are free-running) | _ | _ | 70 | _ | _ | 85 | mA | | | | IDT72235LB<br>IDT72245LB<br>Commercial<br>tCLK = 15, 20, 25, 35, 50ns | | | IC<br>IC<br>tclk | | | | |---------------------|-----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|------|------|------------------|------|------|------| | Symbol | Parameter | Min. | Тур. | Max. | Min. | Тур. | Max. | Unit | | ILI <sup>(1)</sup> | Input Leakage Current (any input) | -1 | _ | 1 | -10 | _ | 10 | μΑ | | ILO <sup>(2)</sup> | Output Leakage Current | -10 | _ | 10 | -10 | _ | 10 | μΑ | | Vон | Output Logic "1" Voltage, IOH = -2 mA | 2.4 | _ | _ | 2.4 | _ | _ | V | | Vol | Output Logic "0" Voltage, IOL = 8 mA | _ | _ | 0.4 | _ | _ | 0.4 | V | | ICC1 <sup>(4)</sup> | Active Power Supply Current | _ | _ | 200 | _ | _ | 250 | mA | | ICC2 <sup>(4)</sup> | Average Standby Current (All Input = VCC – 0.2V, except RCLK and WCLK which are free-running) | _ | _ | 70 | _ | _ | 85 | mA | #### NOTES: 1. Measurements with $0.4 \le VIN \le VCC$ . - 2. $\overline{OE} \ge VIH$ , $0.4 \le VOUT \le VCC$ . - 3 & 4. Tested at f = 20MHz with outputs unloaded. - (3) Typical Icc1 = $60 + (fcL\kappa * 0.57/MHz) + (fcL\kappa * CL * 0.02/MHz-pF) mA$ - (4) Typical Icc1 = 80 + (fclk + 0.73/MHz) + (fclk\*Cl\*0.02/MHz-pF) mA fclk = 1/tclk, Cl = external capacitive load (30 pF typical) 2766 tbl 04 Stresses greater than those listed under ABSOLUTE MAXIMUM RAT-INGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maimum rating conditions for extended # **CAPACITANCE** (TA = $+25^{\circ}$ C, f = 1.0MHz) | Symbol | Parameter <sup>(1)</sup> | Conditions | Max. | Unit | |-----------------------|--------------------------|------------|------|------| | CIN <sup>(2)</sup> | Input<br>Capacitance | VIN = 0V | 10 | pF | | Cout <sup>(1,2)</sup> | Output<br>Capacitance | VOUT = 0V | 10 | pF | #### NOTES: 2766 tbl 05 - 1. With output deselected, $(\overline{OE} = HIGH)$ . - 2. Characterized values, not currently tested. # **AC ELECTRICAL CHARACTERISTICS** (Commercial: Vcc = 5V $\pm$ 10%, TA = 0°C to +70°C; Military: Vcc = 5V $\pm$ 10%, TA = -55°C to +125°C) | | | Commercial | | | Commercial and Military | | | | | | | | |--------|-----------------------------------------------------------|----------------------|---------------------------------------------------------------|------|-------------------------------------|------|---------------------------------------------------------------|------|---------------------------------------------------------------|------|---------------------------------------------------------------|------| | | | 7221<br>7222<br>7223 | 72205LB15<br>72215LB15<br>72225LB15<br>72235LB15<br>72245LB15 | | 72215LB20<br>72225LB20<br>72235LB20 | | 72205LB25<br>72215LB25<br>72225LB25<br>72235LB25<br>72245LB25 | | 72205LB35<br>72215LB35<br>72225LB35<br>72235LB35<br>72245LB35 | | 72205LB50<br>72215LB50<br>72225LB50<br>72235LB50<br>72245LB50 | | | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | fS | Clock Cycle Frequency | 1 | 66.7 | _ | 50 | | 40 | l | 28.6 | _ | 20 | MHz | | tA | Data Access Time | 2 | 10 | 2 | 12 | 3 | 15 | 3 | 20 | 3 | 25 | ns | | tCLK | Clock Cycle Time | 15 | _ | 20 | _ | 25 | _ | 35 | _ | 50 | _ | ns | | tCLKH | Clock HIGH Time | 6.5 | _ | 8 | | 10 | _ | 14 | _ | 20 | _ | ns | | tCLKL | Clock LOW Time | 6.5 | _ | 8 | _ | 10 | _ | 14 | _ | 20 | _ | ns | | tDS | Data Set-up Time | 4 | _ | 5 | _ | 6 | _ | 7 | _ | 10 | _ | ns | | tDH | Data Hold Time | 1 | _ | 1 | _ | 1 | _ | 2 | _ | 2 | _ | ns | | tENS | Enable Set-up Time | 4 | _ | 5 | _ | 6 | _ | 7 | _ | 10 | _ | ns | | tENH | Enable Hold Time | 1 | _ | 1 | _ | 1 | _ | 2 | _ | 2 | _ | ns | | tRS | Reset Pulse Width <sup>(1)</sup> | 15 | _ | 20 | _ | 25 | _ | 35 | _ | 50 | _ | ns | | tRSS | Reset Set-up Time | 10 | _ | 12 | _ | 15 | _ | 20 | _ | 30 | _ | ns | | tRSR | Reset Recovery Time | 10 | _ | 12 | _ | 15 | _ | 20 | _ | 30 | _ | ns | | tRSF | Reset to Flag and Output Time | _ | 35 | _ | 35 | _ | 40 | _ | 45 | _ | 50 | ns | | tOLZ | Output Enable to Output in Low-Z <sup>(2)</sup> | 0 | _ | 0 | _ | 0 | _ | 0 | _ | 0 | _ | ns | | tOE | Output Enable to Output Valid | _ | 8 | _ | 9 | _ | 12 | _ | 15 | _ | 20 | ns | | tOHZ | Output Enable to Output in High-Z <sup>(2)</sup> | 1 | 8 | 1 | 9 | 1 | 12 | 1 | 15 | 1 | 20 | ns | | tWFF | Write Clock to Full Flag | _ | 10 | _ | 12 | _ | 15 | _ | 20 | _ | 30 | ns | | tREF | Read Clock to Empty Flag | _ | 10 | _ | 12 | _ | 15 | _ | 20 | _ | 30 | ns | | tPAF | Clock to Programmable<br>Almost-Full Flag | _ | 28 | _ | 30 | _ | 35 | _ | 40 | _ | 40 | ns | | tPAE | Clock to Programmable<br>Almost-Empty Flag | _ | 28 | _ | 30 | _ | 35 | _ | 40 | _ | 40 | ns | | tHF | Clock to Half-Full Flag | _ | 28 | _ | 30 | _ | 35 | _ | 40 | _ | 40 | ns | | tXO | Clock to Expansion Out | _ | 10 | _ | 12 | _ | 15 | _ | 20 | _ | 30 | ns | | tXI | Expansion In Pulse Width | 6.5 | _ | 8 | _ | 10 | _ | 14 | _ | 20 | _ | ns | | tXIS | Expansion In Set-Up Time | 5 | _ | 8 | _ | 10 | _ | 15 | _ | 20 | _ | ns | | tSKEW1 | Skew time between Read Clock & Write Clock for Full Flag | 10 | _ | 14 | _ | 16 | _ | 18 | _ | 20 | _ | ns | | tSKEW2 | Skew time between Read Clock & Write Clock for Empty Flag | 10 | _ | 14 | _ | 16 | _ | 18 | _ | 20 | _ | ns | # NOTES: 2766 tbl 06 - 1. Pulse widths less than minimum values are not allowed. - 2. Values guaranteed by design, not currently tested. ## **AC TEST CONDITIONS** | Input Pulse Levels | GND to 3.0V | |-------------------------------|--------------| | Input Rise/Fall Times | 3ns | | Input Timing Reference Levels | 1.5V | | Output Reference Levels | 1.5V | | Output Load | See Figure 1 | 2766 tbl 07 Figure 1. Output Load \* Includes jig and scope capacitances. The write and read clocks can be asynchronous or coincident. # READ ENABLE (REN) When Read Enable (REN) is LOW, data is loaded from the RAM array to the output register on the LOW-to-HIGH transition of the read clock (RCLK). When REN is HIGH, the output register holds the previous data and no new data is loaded into the register. When all the data has been read from the FIFO, the Empty Flag ( $\overline{EF}$ ) will go LOW, inhibiting further read operations. Once a write is performed, the EF will go HIGH after tREF and a read can begin. REN is ignored when the FIFO is empty. # **OUTPUT ENABLE (OE)** When Output Enable (OE) is enabled (LOW), the parallel output buffers receive data from the output register. When OE is disabled (HIGH), the Q output data bus is in a highimpedance state. # LOAD (LD) The IDT72205LB/72215LB/72225LB/72235LB/72245LB devices contain two 12-bit offset registers with data on the #### inputs, or read on the outputs. When the Load $(\overline{LD})$ pin is set LOW and WEN is set LOW, data on the inputs D0-D11 is written into the Empty offset register on the first LOW-to-HIGH transition of the write clock (WCLK). When the LD pin and $WCLK^{(1)}$ LD WEN Selection 0 0 Writing to offset registers: **Empty Offset** NOTE: 1. The same selection sequence applies to reading from the registers. REN is enabled and read is performed on the LOW-to-HIGH transition of RCLK. Figure 2. Write Offset Register # SIGNAL DESCRIPTIONS: #### **INPUTS:** ## **DATA IN (D0 - D17)** Data inputs for 18-bit wide data. #### **CONTROLS:** # RESET (RS) Reset is accomplished whenever the Reset (RS) input is taken to a LOW state. During reset, both internal read and write pointers are set to the first location. A reset is required after power-up before a write operation can take place. The Full Flag (FF), Half-Full Flag (HF), and Programmable Almost-Full Flag (PAF) will be reset to HIGH after tRSF. The Empty Flag (EF) and Programmable Almost-Empty Flag (PAE) will be reset to LOW after tRSF. During reset, the output register is initialized to all zeros and the offset registers are initialized to their default values. ## WRITE CLOCK (WCLK) A write cycle is initiated on the LOW-to-HIGH transition of the write clock (WCLK). Data set-up and hold times must be met with respect to the LOW-to-HIGH transition of the write clock (WCLK). The write and read clocks can be asynchronous or coincident. ## WRITE ENABLE (WEN) When Write Enable (WEN) is LOW, data can be loaded into the input register and RAM array on the LOW-to-HIGH transition of every write clock (WCLK). Data is stored in the RAM array sequentially and independently of any on-going read operation. When WEN is HIGH, the input register holds the previous data and no new data is loaded into the FIFO. To prevent data overflow, the Full Flag ( $\overline{FF}$ ) will go LOW, inhibiting further write operations. Upon the completion of a valid read cycle, the FF will go HIGH after twff allowing a write to begin. WEN is ignored when the FIFO is full. ## **READ CLOCK (RCLK)** Data can be read on the outputs on the LOW-to-HIGH transition of the read clock (RCLK), when Output Enable ( $\overline{OE}$ ) is set LOW. (WEN) are held LOW then data is written into the Full offset register on the second LOW-to-HIGH transition of the write clock (WCLK). The third transition of the write clock (WCLK) again writes to the Empty offset register. However, writing all offset registers does not have to occur at one time. One or two offset registers can be written and then by bringing the $\overline{LD}$ pin HIGH, the FIFO is returned to normal read/write operation. When the LD pin is set LOW, and WEN is LOW, the next offset register in sequence is written. When the LD pin is LOW and WEN is HIGH, the WCLK input is disabled; then a signal at this input can neither increment the write offset register pointer, nor execute a write. The contents of the offset registers can be read on the output lines when the $\overline{LD}$ pin is set LOW and $\overline{REN}$ is set LOW; then, data can be read on the LOW-to-HIGH transition of the read clock (RCLK). The act of reading the control registers employs a dedicated read offset register pointer. (The read and write pointers operate independently). A read and a write should not be performed simultaneously to the offset registers. First Load (FL) First Load (FL) is grounded to indicate operation in the Single Device or Width Expansion mode. In the Depth Expansion configuration, FL is grounded to indicate it is the first device loaded and is set to HIGH for all other devices in the daisy chain. (See Operating Configurations for further de- ## WRITE EXPANSION INPUT (WXI) This is a dual purpose pin. Write Expansion In (WXI) is grounded to indicate operation in the Single Device or Width Expansion mode. WXI is connected to Write Expansion Out (WXO) of the previous device in the Depth Expansion or Daisy Chain mode. ## **READ EXPANSION INPUT (RXI)** This is a dual purpose pin. Read Expansion In $(\overline{RXI})$ is grounded to indicate operation in the Single Device or Width Expansion mode. RXI is connected to Read Expansion Out $(\overline{RXO})$ of the previous device in the Depth Expansion or Daisy Chain mode. 1. Any bits of the offset register not being programmed should be set to zero. Figure 3. Offset Register Location and Default Values TABLE I — STATUS FLAGS | | Number of Words in FIFO | | | | | | | | | |-------------------------------|-------------------------------|---------------------------------|---------------------------------|---------------------------------|---|-----|----|-----|----| | 72205 | 72215 | 72225 | 72235 | 72245 | Æ | PAF | ĦF | PAE | EF | | 0 | 0 | 0 | 0 | 0 | Η | Н | Н | L | L | | 1 to n <sup>(1)</sup> | 1 to n <sup>(1)</sup> | 1 to n <sup>(1)</sup> | 1 to n <sup>(1)</sup> | 1 to n <sup>(1)</sup> | Η | Η | Н | L | Н | | (n + 1) to 128 | (n + 1) to 256 | (n + 1) to 512 | (n + 1) to 1024 | (n + 1) to 2048 | Н | Н | Н | Η | Н | | 129 to (256-(m+1)) | 257 to (512-(m+1)) | 513 to (1024-(m+1)) | 1025 to (2048-(m+1)) | 2049 to (4096-(m+1)) | Н | Н | L | Н | Н | | (256-m) <sup>(2)</sup> to 255 | (512-m) <sup>(2)</sup> to 511 | (1024-m) <sup>(2)</sup> to 1023 | (2048-m) <sup>(2)</sup> to 2047 | (4096-m) <sup>(2)</sup> to 4095 | Н | L | L | Н | Н | | 256 | 512 | 1024 | 2048 | 4096 | L | L | L | Н | Н | | NOTES: | DTES: 2766 | | | | | | | | | 1. n = Empty Offset (Default Values: 72205 n=31, 72215 n = 63, 72225/72235/72245 n = 127) # **OUTPUTS:** ## **FULL FLAG (FF)** The Full Flag (FF) will go LOW, inhibiting further write operation, indicating that the device is full. If no reads are performed after Reset (RS), the Full Flag (FF) will go LOW after 256 writes for the IDT72205LB, 512 writes for the IDT72215LB, 1024 writes for the IDT72225LB, 2048 writes for the IDT72235LB and 4096 writes for the IDT72245LB. The Full Flag (FF) is updated on the LOW-to-HIGH transition of the write clock (WCLK). #### **EMPTY FLAG (EF)** The Empty Flag (EF) will go LOW, inhibiting further read operations, when the read pointer is equal to the write pointer, indicating the device is empty. The EF is updated on the LOW-to-HIGH transition the read clock (RCLK). ## PROGRAMMABLE ALMOST-FULL FLAG (PAF) The Programmable Almost-Full Flag (PAF) will go LOW when FIFO reaches the Almost-Full condition. If no reads are performed after Reset (RS), the PAF will go LOW after (256- <sup>2.</sup> m = Full Offset (Default Values: 72205 n=31, 72215 n = 63, 72225/72235/72245 n = 127) m) writes for the IDT72205LB, (512-m) writes for the IDT72215LB, (1024-m) writes for the IDT72225LB, (2048-m) writes for the IDT72235LB and (4096-m) writes for the IDT72245LB. The offset "m" is defined in the FULL offset register. If there is no Full offset specified, the PAF will be LOW when the device is 31 away from completely full for 72205LB, 63 away from completely full for 72215LB, and 127 away from completely full for 72225LB/72235LB/72245LB. The $\overline{PAF}$ is asserted LOW on the LOW-to-HIGH transition of the write clock (WCLK). $\overline{PAF}$ is reset to HIGH on the LOW-to-HIGH transition of the read clock (RCLK). Thus $\overline{PAF}$ is asychronous. # PROGRAMMABLE ALMOST-EMPTY FLAG (PAE) The Programmable Almost-Empty Flag (PAE) will go LOW when the read pointer is "n+1" locations less than the write pointer. The offset "n" is defined in the EMPTY offset register. If there is no Empty offset specified, the Programmable Almost Empty Flag (PAE) will be LOW when the device is 31 away from completely empty for 72205LB, 63 away from completely empty for 72215LB, and 127 away from completely empty for 72225LB/72235LB/72245LB. The $\overline{\text{PAE}}$ is asserted LOW on the LOW-to-HIGH transition of the read clock (RCLK). $\overline{\text{PAE}}$ is reset to HIGH on the LOW-to-HIGH transition of the write clock (WCLK). Thus $\overline{\text{PAF}}$ is asychronous. ## WRITE EXPANSION OUT/HALF-FULL FLAG (WXO/HF) This is a dual-purpose output. In the Single Device and Width Expansion mode, when Write Expansion In $(\overline{WXI})$ is grounded, this output acts as an indication of a half-full memory. After half of the memory is filled, and at the LOW-to-HIGH transition of the next write cycle, the Half-Full Flag goes LOW and will remain set until the difference between the write pointer and read pointer is less than or equal to one half of the total memory of the device. The Half-Full Flag ( $\overline{\text{HF}}$ ) is then reset to HIGH by the LOW-to-HIGH transition of the read clock (RCLK). The $\overline{\text{HF}}$ is asychronous. In the Depth Expansion or Daisy Chain mode, $\overline{WXI}$ is connected to $\overline{WXO}$ of the previous device. This output acts as a signal to the next device in the Daisy Chain by providing a pulse when the previous device writes to the last location of memory. ## READ EXPANSION OUT (RXO) In the Depth Expansion or Daisy Chain configuration, Read Expansion In $(\overline{RXI})$ is connected to Read Expansion Out $(\overline{RXO})$ of the previous device. This output acts as a signal to the next device in the Daisy Chain by providing a pulse when the previous device reads from the last location of memory. ## **DATA OUTPUTS (Q0-Q17)** Q0-Q17 are data outputs for 18-bit wide data. #### NOTES: - 1. After reset, the outputs will be LOW if $\overline{OE} = 0$ and tri-state if $\overline{OE} = 1$ . - 2. The clocks (RCLK, WCLK) can be free-running during reset. Figure 5. Reset Timing<sup>(2)</sup> 1. tSKEW1 is the minimum time between a rising RCLK edge and a rising WCLK edge to guarantee that FF will go HIGH during the current clock cycle. If the time between the rising edge of RCLK and the rising edge of WCLK is less than tskew1, then FF may not change state until the next WCLK edge. Figure 6. Write Cycle Timing 2766 drw 09 #### NOTE: 1. tskew2 is the minimum time between a rising WCLK edge and a rising RCLK edge to guarantee that EF will go HIGH during the current clock cycle. If the time between the rising edge of WCLK and the rising edge of RCLK is less than tskew2, then EF may not change state until the next RCLK edge. Figure 7. Read Cycle Timing - When tskew₂ ≥ minimum specification, tFRL (maximum) = tclk + tskew₂. When tskew₂ < minimum specification, tFRL (maximum) = either 2 \* tclk + tskew₂ or tclk + tskew₂. The Latency Timing applies only at the Empty Boundary (EF = LOW).</li> - 2. The first word is available the cycle after $\overline{\text{EF}}$ goes HIGH, always. Figure 8. First Data Word Latency after Reset with Simultaneous Read and Write Figure 9. Full Flag Timing 1. tskew1 is the minimum time between a rising RCLK edge and a rising WCLK edge to guarantee that FF will go HIGH during the current clock cycle. If the time between the rising edge of RCLK and the rising edge of WCLK is less than tskew1, then FF may not change state until the next WCLK edge. Figure 10. Empty Flag Timing 1. When tskew₂ ≥ minimum specification, tFRL (maximum) = tclk + tskew₂. When tskew₂ < minimum specification, tFRL (maximum) = either 2 \* tclk + tskew₂. or tclk + tskew₂. The Latency Timing apply only at the Empty Boundary (EF = LOW). Figure 11. Write Programmable Registers Figure 12. Read Programmable Registers 1. PAE is offset = n. Number of data words written into FIFO already = n. Figure 13. Programmable Almost Empty Flag Timing ## NOTES: - 1. PAF offset = m. Number of data words written into FIFO already = 256 m + 1 for the IDT72205B, 512 m + 1 for the IDT72215B, 1024 m + 1 for the IDT72235B and 4096 m + 1 for the IDT72245B. - $2. \ \ 256 m \ words \ in \ IDT72205B, 512 m \ words \ in \ IDT72215B, 1024 m \ words \ in \ IDT72225B, 2048 m \ words \ in \ IDT72235B \ and \ 4096 m \ words \ in \ IDT72245B.$ - 3. 256 m + 1 words in IDT72205B, 512 m + 1 words in IDT72215B, 1024 m + 1 words in IDT72225B, 2048 m + 1 words in IDT72235B and 4096 m + 1 words in IDT72245B. Figure 14. Programmable Almost-Full Flag Timing Figure 15. Half-Full Flag Timing 1. Write to Last Physical Location. Figure 16. Write Expansion Out Timing 1. Read from Last Physical Location. Figure 17. Read Expansion Out Timing Figure 18. Write Expansion In Timing Figure 19. Read Expansion In Timing ## **OPERATING CONFIGURATIONS** # SINGLE DEVICE CONFIGURATION A single IDT72205LB/72215LB/72225LB/72235LB/72245LB may be used when the application requirements are for 256/512/1024/2048/4096 words or less. The IDT72205LB/ 72215LB/7225LB/72235LB/72245LB are in a single Device Configuration when the Write Exansion In $(\overline{WXI})$ , Read Expansion In $(\overline{RXI})$ , and First Load $(\overline{FL})$ control inputs are grounded (Figure 20). Figure 20. Block Diagram of Single 256 x 18/512 x 18/1024 x 18/2048 x 18/4096 x 18 Synchronous FIFO #### WIDTH EXPANSION CONFIGURATION Word width may be increased simply by connecting together the control signals of multiple devices. Status flags can be detected from any one device. The exceptions are the Empty Flag and Full Flag. Because of variations in skew between RCLK and WCLK, it is possible for flag assertion and deassertion to vary by one cycle between FIFOs. To avoid problems the user must create composite flags by ANDing the Empty Flags of every FIFO, and separately ANDing all Full Flags. Figure 21 demonstrates a 36-word width by using two IDT72205B/72215B/72225B/72235B/72245Bs. Any word width can be attained by adding additional IDT72205B/72215B/72225B/72235B/72245Bs. Please see the Application Note AN-83. #### NOTE: 1. Do not connect any output control signals directly together. Figure 21. Block Diagram of 256 x 36/512 x 36/1024 x 36/2048 x 36/4096 x 36 Synchronous FIFO Memory Used in a Width Expansion Configuration # DEPTH EXPANSION CONFIGURATION (WITH PROGRAMMABLE FLAGS) The IDT72205LB/72215LB/72225LB/72235LB/72245LB can easily be adapted to applications requiring more than 256/512/1024/2048/4096 words of buffering. Figure 22 shows Depth Expansion using three IDT72205LB/72215LB/72225LB/72235LB/72245LBs. Maximum depth is limited only by signal loading. Follow these steps: - 1. The first device must be designated by grounding the First Load (FL) control input. - 2. All other devices must have $\overline{FL}$ in the HIGH state. - 3. The Write Expansion Out (WXO) pin of each device must be tied to the Write Expansion In (WXI) pin of the next device. See Figure 24. - 4. The Read Expansion Out (RXO) pin of each device must be tied to the Read Expansion In (RXI) pin of the next device. See Figure 24. - 5. All Load ( $\overline{LD}$ ) pins are tied together. - 6. The Half-Full Flag (HF) is not available in the Depth Expansion Configuration. - 7. EF, FF, PAE, and PAF are created with composite flags by ORing together every respective flags for monitoring. The composite PAE and PAF flags are not precise. Figure 22. Block Diagram of 768 x 18/1536 x 18/3072 x 18/6144 x 18/12288 x 18 Synchronous FIFO Memory With Programmable Flags used in Depth Expansion Configuration # **ORDERING INFORMATION**