#### CMOS SINGLE-COMPONENT 8-BIT KEYBOARD CONTROLLER #### ☐ FEATURES - O 8 bit CPU optimized for control applications - O 4K bytes of ROM / 128 bytes of SRAM - O Two 16bit Timer/Counters - O 34 Programmable Bi-directional I/O pins - O 3 LED direct sink pins with internal serial resister - O Mask optional for built-in either RC Oscillator with External resistor applied or ceramic resonator applied - O Watch-dog Timer - O Built-in power on reset - O Built-in low voltage reset - O 5 interrupt sources - O 2 Level Programmable serial port - O Power control modes - O CMOS technology for low power consumption - O 0.5 to 12MHz@ 5V±10% #### Absolute Maximum Ratings\* O DC Supply Voltage -0.3V to +7.0V O Input / Output Voltage GND - 0.2V to VDD + 0.2V Operating Ambient Temperature : 0℃ to +70℃ O Storage temperature -55℃ to +125℃ O Operating Voltage (VDD) +4.5V to +5.5V #### \* Comments Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of this device at these or any other conditions above those indicated in the operational sections of this specification is not implied and exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### □ BLOCK DIAGRAM #### □ DESCRIPTION The DMC60C68A is a high-performance micro controller fabricated with DAEWOO high-density CMOS technology. The DAEWOO CMOS technology combines the high speed and density characteristics of HMOS with the low power attributes of CMOS. It contains basic function of Intel's 80C51, which consists of a 4K×8ROM, a 128×8RAM, 32 I/O lines, two 16bit counter/timers, a five-source, two-priority level nested interrupt structure, a serial I/O port for either multi-processor communication, I/O expansion or full duplex UART, and extended function of a on-chip RC oscillator, a 16bit Watch-dog counter, a Power-on reset with Low voltage reset, and a two more I/O lines. In addition, the device has two software selectable modes of power reduction idle mode and power-down mode. The idle mode freezes the CPU while allowing the RAM, timers, and interrupt system to continue functioning. #### ☐ PIN CONFIGURATION | GND | 口 | | 40 | NC(OSCI) | |-------------|----|------------------|----|----------| | (TEST/EA)NC | 2 | | 39 | R(OSCO) | | DATA/P37 | 3 | | 38 | VDD . | | CLK/P36 | 4 | | 37 | P35/LED2 | | RXD/P30 | 5 | | 36 | P41/LED1 | | TXD/P31 | 6 | | 35 | P40/LED0 | | INTO/P32 | 7 | | 34 | P27 | | INT1/P33 | 8 | | 33 | P26 | | T0/P34 | 9 | | 32 | P25 | | (RESETB)NC | 10 | 40DIP | 31 | P24 | | P00 | 11 | 40019 | 30 | P23 | | P01 | 12 | | 29 | P22 | | P02 | 13 | | 28 | P21 | | P03 | 14 | | 27 | P20 | | P04 | 15 | grand the second | 26 | P17 | | P05 | 16 | | 25 | P16 | | P06 | 17 | | 24 | P15 | | P07 | 18 | | 23 | P14 | | P10 | 19 | | 22 | P13 | | P11 | 20 | | 21 | P12 | | | | | | | ☐ DC Electrical Characteristics ( Vdd=5V, GND=0V, T<sub>A</sub>=25 ℃, Fosc=4MHz,unless otherwise noted ) | Parameter | Symbol | Min. | Тур. | Max. | Unit | Conditions | |--------------------------------------------|------------------|------|------|-------|------|----------------------------| | Power Supply Current | Icc | | | 20 | mA | No load | | Input High Voltage | V <sub>IH</sub> | 2. | | | V | | | Input Low Voltage | V <sub>IL</sub> | | | 0.8 | V | | | Output High Voltage<br>(Port0,1,2,P30~P34) | V <sub>OH1</sub> | 2.4 | | | V | I <sub>OH</sub> = -100 μA | | Output High Voltage(P36,P37) | V <sub>OH2</sub> | 2.4 | | | V | i <sub>OH</sub> = -400 μA | | Output Low Voltage(Port0,1,2) | V <sub>OL1</sub> | | | 0.4 | V | i <sub>OL</sub> = 4 mA | | Output Low Voltage(P30~P34) | V <sub>OL2</sub> | | | 0.4 | V | I <sub>OL</sub> = 5 mA | | Output Low Voltage(P36,P37) | V <sub>OL3</sub> | 1.0 | | 0.4 | V | l <sub>OL</sub> = 10 mA | | Initial Frequency Variation 1 | △F/F | | | +/-10 | % | For RC OSC only | | Frequency Variation 2 | △F/F | | | +/-1 | % | For ceramic resonator only | | Sink Current(P35,P40,P41) | ILED | 10 | 14 | 17 | mA | V <sub>OL</sub> = 3.2V | | Low Voltage Reset Threshold | V <sub>LVR</sub> | | 3.5 | | ٧ | <b>———</b> | | Power On Reset Time | T <sub>POR</sub> | | 50 | | μ5 | RC OSC only | | RESETB Pull High Resister | R <sub>PH</sub> | | 220 | - | Kohm | | | | PIN | Descriptions | |---|--------|--------------| | 1 | - 11 N | Describing | | Pin No | Designation | 1/0 | Description | |--------|-------------|-----|------------------------------------------------------------------------------| | 1 | GND | P | Ground pin | | 2 | NC(TEST/EA) | - | No connection, recommended to connect V <sub>DD</sub> or floating | | 3 | P37/DATA | 1/0 | Bi-directional I/O pin, 10K ohm pull-up resistor for communication | | 4 | P36/CLK | 1/0 | Bi-directional I/O pin, 10K ohm pull-up resistor for communication | | 5 | P30/RxD | 1/0 | Bi-directional I/O pin with serial input function , 40K ohm pull-up | | 6 | P31/TxD | 1/0 | Bi-directional I/O pin with serial output function , 40K ohm pull-up | | 7 | P32/INT0 | 1/0 | Bi-directional I/O pin with external interrupt 0 function , 40K ohm pull-up | | 8 | P33/INT1 | 1/0 | Bi-directional I/O pin with external interrupt 1 function , 40K ohm pull-up | | 9 | P34/T0 | 1/0 | Bi-directional I/O pin with timer0 external input function , 40K ohm pull-up | | 10 | NC(RESETB) | 1 | RESETB signal input pin with pull up resistor internally, Active low | | 11 | P00 | 1/0 | Bi-directional I/O pin with 40K ohm internal pull-up resistor | | 12 | P01 | 1/0 | Bi-directional I/O pin with 40K ohm internal pull-up resistor | | 13 | P02 | 1/0 | Bi-directional I/O pin with 40K ohm internal pull-up resistor | | 14 | P03 | 1/0 | Bi-directional I/O pin with 40K ohm internal pull-up resistor | | 15 | P04 | 1/0 | Bi-directional I/O pin with 40K ohm internal pull-up resistor | | 16 | P05 | 1/0 | Bi-directional I/O pin with 40K ohm internal pull-up resistor | | 17 | P06 | 1/0 | Bi-directional I/O pin with 40K ohm internal pull-up resistor | | 18 | P07 | 1/0 | Bi-directional I/O pin with 40K ohm internal pull-up resistor | | 19 | P10 | 1/0 | Bi-directional I/O pin with 40K ohm internal pull-up resistor | | 20 | P11 | 1/0 | Bi-directional I/O pin with 40K ohm internal pull-up resistor | | 21 | P12 | 1/0 | Bi-directional I/O pin with 40K ohm internal pull-up resistor | | 22 | P13 | 1/0 | Bi-directional I/O pin with 40K ohm internal pull-up resistor | | 23 | P14 | 1/0 | Bi-directional I/O pin with 40K ohm internal pull-up resistor | | 24 | P15 | 1/0 | Bi-directional I/O pin with 40K ohm internal pull-up resistor | | 25 | P16 | 1/0 | Bi-directional I/O pin with 40K ohm Internal pull-up resistor | | 26 | P17 | 1/0 | Bi-directional I/O pin with 40K ohm internal pull-up resistor | | - 27 | P20 | 1/0 | Bi-directional I/O pin with 40K ohm internal pull-up resistor | | 28 | P21 | 1/0 | Bi-directional I/O pin with 40K ohm internal pull-up resistor | | 29 | P22 | 1/0 | Bi-directional I/O pin with 40K ohm internal pull-up resistor | | 30 | P23 | 1/0 | Bi-directional I/O pin with 40K ohm internal pull-up resistor | | 31 | P24 | 1/0 | Bi-directional I/O pin with 40K ohm internal pull-up resistor | | 32 | P25 | 1/0 | Bi-directional I/O pin with 40K ohm internal pull-up resistor | | 33 | P26 | 1/0 | Bi-directional I/O pin with 40K ohm internal pull-up resistor | | 34 | P27 | 1/0 | Bi-directional I/O pin with 40K ohm internal pull-up resistor | | 35 | P40/LED0 | 1/0 | I/O pin, LED direct sink possible when use to do output port | | 36 | P41/LED1 | 1/0 | I/O pin, LED direct sink possible when use to do output port | | 37 | P35/LED2 | 1/0 | I/O pin, LED direct sink possible when use to do output port | | | /T1 | | Bi-directional I/O pin with timer1 external input function , 40K ohm pull-up | | 38 | VDD | Р | Power supply pin | | 39 | R(OSCO) | 1 | 47kohm resistor connected for RC OSC or ceramic resonator connected | | 40 | NC(OSCI) | 1 | No connection for RC OSC or ceramic resonator connected | ☐ SFR(Special Function Register) Memory Map | | | | | 8 E | Bytes | | | • | |----|----------|---------------|----------|-----|---------------------------------------|----------------------------------------|----------|-----------| | -8 | | | | | | | | | | =0 | В | | | | | | | | | 8 | 1 1 1 1 | 44.8 Ta | ******** | 1.1 | | 7 | | 14 4 | | Ξ0 | ACC | | Market S | 2 - | ( + +) | | | 7 | | 8 | lat take | 2 - 19 (2000) | 11111 | | | 12 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | ,7 V | | | 0 | PSW | 18 (4) 11 (4) | 14A | | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | tak i ti biji t | 14 4 1 1 | | | 8 | | | | | | | | | | :0 | P4* | | | | | | | CLRWDT* | | 8 | IP. | | | | | | | | | 0 | P3 | | | | | | | 1.4.34.2 | | 8 | E | | | | | , , , , , , | 1.897 | 14 1 1 to | | 0 | P2 | | | | | | | | | 8 | SCON | SBUF | | | | | | 1000 | | 0 | P1 | | | | | | | 111.40111 | | 8 | TCON | TMOD | TL0 | TL1 | TH0 | TH1 | | | | 0 | P0 | SP | DPL | DPH | | | | PCON. | s**∱** 354, Dia Addasasahia \* Additional SFRs map to Intel's 80C51 #### ☐ Power On Reset In RC OSC option case, built-in power on reset circuit can generate an about $50 \,\mu$ s pulse to reset the entire chip. The beginning of the $50 \,\mu$ s pulse is on the reaching of 70% of VCC if powered on. In Ceramic Resonator case, power on reset can generate an about 20ms pulse with external capacitor (at least 0.1uF) #### ☐ I/O Ports The DMC60C68A has 34pins dedicated to input & output. These pins are grouped into 5 ports, as follows: #### PORT 0 ( P00 ~ P07 ) Port 0 is an 8-bit bi-directional CMOS I/O port that is internally pulled high by PMOS. Each pin of port 0 can be bit programmed as an input or output port under software control. When programmed as output, data is latched to the port data register and output to the pin. Port 0 pins with '1' written to them are pulled high by the internal PMOS pull-ups with 40K ohms, and can be used as inputs in that state. Then these input signals can be read. The port output high after reset. #### PORT 1 (P10 ~ P17) Functions the same as PORT 0. #### PORT 2 ( P20 ~ P27 ) Functions the same as PORT 0. #### PORT 3 ( P30 ~ P37 ) Functions the same as PORT 0. Especially P35 can be used for driving of LED without any external components in keyboard systems. And P36, P37 got the 10K ohm internal pull ups for using DATA and CLK communication in keyboard systems. #### PORT 4 ( P40 ~ P41 ) Functions the same as PORT 0. It can be used for driving of LEDs without any external components in keyboard systems. #### **PORT Registers:** | Addr. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|--------|-----|-----|-----|-----|-----|-----|-----|-----|------| | \$0080 | PORT 0 | P07 | P06 | P05 | P04 | P03 | P02 | P01 | P00 | (RW) | | \$0090 | PORT 1 | P17 | P16 | P15 | P14 | P13 | P12 | P11 | P10 | (RW) | | \$00A0 | PORT 2 | P27 | P26 | P25 | P24 | P23 | P22 | P21 | P20 | (RW) | | \$00B0 | PORT 3 | P37 | P36 | P35 | P34 | P33 | P32 | P31 | P30 | (RW) | | \$00C0 | PORT 4 | | | | | | | P41 | P40 | (RW) | #### ☐ WATCH-DOG TIMER The DMC60C68A implements a watch-dog timer, which process programs against system standstill. The clock of the watch-dog timer is derived from the on-chip RC oscillator. The watch-dog timer interval is about 0.195 of a second. The timer must be cleared within every 0.195 second during normal operation. Otherwise, it will overflow and cause a system reset. The watch-dog timer is cleared and enabled after a system reset. It cannot be disabled by software. The user can clear the watch-dog timer by writing #80H to CLRWDT (\$00C7H) register. #### For example: MOV C7H, #80H | Addr. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|--------|---|---|---|---|---|---|---|---|-----| | \$00C7 | CLRWDT | 1 | - | - | - | • | - | - | - | (W) | #### The DW-KBD IC will check on voltage level of power supply. When the voltage level of power supply is below a threshold of 3.5V(Typical), the LVRC will issue a reset output to the chip until the power voltage level above threshold voltage 3.5V(Typical) again. As soon as the power voltage arises to 3.5V(Typical), the entire chip will be reset for about $50 \mu s$ . #### RESETB The DW-KBD IC can also be reset via RESETB pin externally. A reset is initiated when the signal at the RESETB pin is held Low for at least 24 system clock. When the DMC60C68A is in initial power on reset with ceramic resonator option, RESETB must keep the active state minimum 20msec. The following shows the definition of RESETB input low pulse width. #### ☐ IDLE MODE In the Idle mode, the CPU puts itself to sleep while all of the on-chip peripherals stay active. The instruction that invokes the Idle mode is the last instruction executed in the normal operating mode before Idle mode is activated. The content of the on-chip RAM and all the Special Function Registers remain intact during this mode. The Idle mode can be terminated either by any enabled interrupt, at which time the process is picked up at the interrupt service routine and continued, or by a hardware reset which starts the processor the same as a power on reset. #### ☐ POWER DOWN MODE In the Power Down mode the oscillator is stopped, and the instruction that invokes Power Down is the last instruction executed. The on-chip RAM and Special Function Register retain their values until the Power Down mode is terminated. The control bits for the reduced power modes are in the Special Function Register PCON. CAUDION The only exit from Power Down is a hardware reset. Reset redefines the SFRs but does not change the on-chip RAM. The reset should not be activated before VDD is restored to its normal operating level and must be held active long enough to allow the oscillator to restart and stabilize. - System Development Method - 1. First Stage: S/W Development with traditional Intel 80C51 MDS 2. Second Stage: Target System Emulation with Adapter B/D which including EVA Chip and EPROM 3. Third Stage Order DW KBD MICOM (DMC60C68A) with EPROM S/W #### Application Circuit (for reference only)