# INTEGRATED CIRCUITS

# DATA SHEET

GTL2010
10-bit GTL Processor Voltage Clamp

Product specification

1999 Apr 05





# 10-bit GTL Processor Voltage Clamp

**GTL2010** 

### **FEATURES**

- Direct interface with TTL level
- $6.5\Omega$  ON-state connection between port  $S_n$  and  $D_n$

### **DESCRIPTION**

The GTL2010 is a high speed 10-bit voltage clamp. The low ON-state resistance of the clamp allows connections to be made with minimal propagation delay.

The device is organized as one 10-bit voltage clamp. When S or D is low, the clamp is in the ON–state and a low resistance connection exists between the S and D ports. When S port and D port are high, the clamp is in the OFF-state and a very high impedance exists between the S and D ports. When port D is high, the voltage on the S port is clamped to the applied reference voltage on the GREF port.

### **PIN CONFIGURATION**



### QUICK REFERENCE DATA

| SYMBOL           | PARAMETER                       | CONDITIONS<br>T <sub>amb</sub> = 25°C; GND = 0V                      | TYPICAL | UNIT |
|------------------|---------------------------------|----------------------------------------------------------------------|---------|------|
| t <sub>PLH</sub> | Propagation delay<br>Sn to Dn   | $V_{DD1} = 3.3V$ ; $V_{DD2} = 2.5V$ ;<br>$V_{REF} = 1.5V$ ; unloaded | 1.5     | ns   |
| C <sub>OFF</sub> | Channel capacitance (OFF-state) | V <sub>S</sub> = 1.5V                                                | 7.5     | pF   |

### ORDERING INFORMATION

| PACKAGES                     | TEMPERATURE RANGE | OUTSIDE NORTH AMERICA | NORTH AMERICA | DWG NUMBER |
|------------------------------|-------------------|-----------------------|---------------|------------|
| 24-Pin Plastic TSSOP Type II | 0°C to +85°C      | GTL2010 PW            | GTL2010PW DH  | SOT355-1   |

## **PIN DESCRIPTION**

| PIN NUMBER | SYMBOL           | NAME AND FUNCTION                           |  |
|------------|------------------|---------------------------------------------|--|
| 1          | GND              | Ground (0V)                                 |  |
| 2          | S <sub>REF</sub> | Source of reference transistor              |  |
| 3 – 12     | S <sub>n</sub>   | Port S <sub>1</sub> to Port S <sub>10</sub> |  |
| 13 – 22    | D <sub>n</sub>   | Port D <sub>1</sub> to Port D <sub>10</sub> |  |
| 23         | D <sub>REF</sub> | Drain of reference transistor               |  |
| 24         | G <sub>REF</sub> | Gate of reference transistor                |  |

### **FUNCTION TABLE**

| S <sub>N</sub> | D <sub>N</sub> |
|----------------|----------------|
| L              | L              |
| Н              | Н              |

H = High voltage level

= Low voltage level

Z = High impedance "off" state

# **CLAMP SCHEMATIC**



# 10-bit GTL Processor Voltage Clamp

GTL2010

# **ABSOLUTE MAXIMUM RATINGS**1, 2, 3

| SYMBOL             | PARAMETER                            | CONDITIONS          | RATING       | UNIT |
|--------------------|--------------------------------------|---------------------|--------------|------|
| V <sub>S_REF</sub> | DC source reference voltage          |                     | -0.5 to +7.0 | V    |
| $V_{D\_REF}$       | DC drain reference voltage           |                     | -0.5 to +7.0 | V    |
| $V_{G\_REF}$       | DC gate reference voltage            |                     | -0.5 to +7.0 | V    |
| V <sub>Sn</sub>    | DC voltage Port S <sub>n</sub>       |                     | -0.5 to +7.0 | V    |
| V <sub>Dn</sub>    | DC voltage Port D <sub>n</sub>       |                     | -0.5 to +7.0 | V    |
| I <sub>REFK</sub>  | DC reference diode current           | V <sub>1</sub> < 0  | -50          | mA   |
| I <sub>SK</sub>    | DC diode current Port S <sub>n</sub> | V <sub>I</sub> < 0  | -50          | mA   |
| I <sub>DK</sub>    | DC diode current Port D <sub>n</sub> | V <sub>1</sub> < 0  | -50          | mA   |
| I <sub>MAX</sub>   | DC clamp current per channel         | Channel in ON-state | ±35          | mA   |
| T <sub>stg</sub>   | Storage temperature range            |                     | -65 to +150  | °C   |

### NOTE:

- Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the
  device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to
  absolute-maximum-rated conditions for extended periods may affect device reliability.
- 2. The performance capability of a high-performance integrated circuit in conjunction with its thermal environment can create junction temperatures which are detrimental to reliability. The maximum junction temperature of this integrated circuit should not exceed 150°C.
- 3. The input and output negative voltage ratings may be exceeded if the input and output clamp current ratings are observed.

## RECOMMENDED OPERATING CONDITIONS

| CVMDOL             | DADAMETED                                                                          | CONDITIONS          | LIM                      | UNIT |      |  |
|--------------------|------------------------------------------------------------------------------------|---------------------|--------------------------|------|------|--|
| SYMBOL             | PARAMETER                                                                          | CONDITIONS          | Min                      | Max  | ONIT |  |
| V <sub>S_REF</sub> | DC source reference voltage                                                        |                     | 1.0                      | 4.4  | V    |  |
| $V_{D\_REF}$       | DC drain reference voltage                                                         |                     | V <sub>S_REF</sub> + 0.6 | 5    | V    |  |
| $V_{G\_REF}$       | DC gate reference voltage                                                          |                     | V <sub>S_REF</sub> + 0.6 | 5    | V    |  |
| V <sub>Sn</sub>    | DC voltage Port S <sub>n</sub> (OFF-state)                                         |                     | V <sub>S_REF</sub>       | 5    | V    |  |
| V <sub>Sn</sub>    | DC voltage Port S <sub>n</sub> (ON-state)                                          |                     | 0                        | 0.2  | V    |  |
| V <sub>Dn</sub>    | DC voltage Port D <sub>n</sub> (OFF-state)                                         |                     | V <sub>S_REF</sub>       | 5    | V    |  |
| V <sub>Dn</sub>    | DC voltage Port D <sub>n</sub> (ON-state)                                          |                     | 0                        | 0.4  | V    |  |
| I <sub>S</sub>     | Switch input leakage current (OFF-state) for S <sub>n</sub> and D <sub>n</sub> I/O | $V_S$ , $V_D = 5V$  |                          | 15   | μΑ   |  |
| I <sub>I</sub>     | G <sub>REF</sub> input leakage current                                             | V <sub>G</sub> = 5V |                          | 2.5  | μΑ   |  |
| T <sub>amb</sub>   | Operating ambient temperature range                                                | In free air         | 0                        | +85  | °C   |  |

1999 Apr 05

# 10-bit GTL Processor Voltage Clamp

GTL2010

# DC CHARACTERISTICS for $V_{DD1}$ = 3.0 to 3.6V; $V_{DD2}$ = 2.36 to 2.64V; $V_{REF}$ = 1.365 to 1.635V range

Over recommended operating conditions. Voltage are referenced to GND (ground = 0V). Refer to the Test Circuit diagram.

| SYMBOL          | PARAMETER                | TEST CONDITIONS                                      | T <sub>amb</sub> | , = 0°C to +8    | 35°C | UNIT |
|-----------------|--------------------------|------------------------------------------------------|------------------|------------------|------|------|
|                 |                          |                                                      | Min              | Typ <sup>1</sup> | Max  |      |
| V <sub>OL</sub> | LOW level output voltage | V <sub>S</sub> = 0.175V; I <sub>CLAMP</sub> = 15.2mA |                  | 260              | 350  | mV   |

### NOTE:

# AC CHARACTERISTICS for $V_{DD1}$ = 3.0 to 3.6V; $V_{DD2}$ = 2.36 to 2.64V; $V_{REF}$ = 1.365 to 1.635V range

GND = 0V;  $t_r = t_f \le 3.0$ ns Refer to the Test Circuit diagram.

| SYMBOL                        | PARAMETER                               | WAVEFORM | T <sub>an</sub> | <sub>nb</sub> = 0 to +85 | i∘C | UNIT |
|-------------------------------|-----------------------------------------|----------|-----------------|--------------------------|-----|------|
|                               |                                         |          | MIN             | TYP <sup>1</sup>         | MAX |      |
| t <sub>PLH</sub> <sup>2</sup> | Propagation delay<br>Sn to Dn; Dn to Sn |          | 0.5             | 1.5                      | 5.5 | ns   |

#### NOTE:

- 1. All typical values are measured at  $V_{DD1}$  = 3.3V,  $V_{DD2}$  = 2.5V,  $V_{REF}$  = 1.5V and  $T_{amb}$  = 25 C
- 2. Propagation delay guaranteed by characterization
- 3. C<sub>ON,MAX</sub> of 30pF and a C<sub>OFF,MAX</sub> of 15pF is guaranteed by design

### **AC WAVEFORMS**



Waveform 1. The Input (S<sub>n</sub>) to Output (D<sub>n</sub>) Propagation Delays

### **TEST CIRCUIT**



Waveform 2. Load circuit

1999 Apr 05 4

<sup>1.</sup> All typical values are measured at  $V_{DD1}$  = 3.3V,  $V_{DD2}$  = 2.5V,  $V_{REF}$  = 1.5V and  $T_{amb}$  = 25 C

# 10-bit GTL Processor Voltage Clamp

GTL2010

TSSOP24: plastic thin shrink small outline package; 24 leads; body width 4.4 mm

SOT355-1



### DIMENSIONS (mm are the original dimensions)

| UNIT | A<br>max. | Α1           | A <sub>2</sub> | A <sub>3</sub> | bр           | c          | D <sup>(1)</sup> | E <sup>(2)</sup> | е    | HE         | L   | Lp           | Ø          | v   | w    | у   | Z <sup>(1)</sup> | θ        |
|------|-----------|--------------|----------------|----------------|--------------|------------|------------------|------------------|------|------------|-----|--------------|------------|-----|------|-----|------------------|----------|
| mm   | 1.10      | 0.15<br>0.05 | 0.95<br>0.80   | 0.25           | 0.30<br>0.19 | 0.2<br>0.1 | 7.9<br>7.7       | 4.5<br>4.3       | 0.65 | 6.6<br>6.2 | 1.0 | 0.75<br>0.50 | 0.4<br>0.3 | 0.2 | 0.13 | 0.1 | 0.5<br>0.2       | 8°<br>0° |

#### Notes

- 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
- 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |     | REFER    | RENCES | EUROPEAN   | ISSUE DATE                      |
|----------|-----|----------|--------|------------|---------------------------------|
| VERSION  | IEC | JEDEC    | EIAJ   | PROJECTION | ISSUE DATE                      |
| SOT355-1 |     | MO-153AD |        |            | <del>93-06-16</del><br>95-02-04 |

1999 Apr 05 5

# 10-bit GTL Processor Voltage Clamp

GTL2010

#### Data sheet status

| Data sheet status         | Product status | Definition [1]                                                                                                                                                                                                                                            |
|---------------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Objective specification   | Development    | This data sheet contains the design target or goal specifications for product development. Specification may change in any manner without notice.                                                                                                         |
| Preliminary specification | Qualification  | This data sheet contains preliminary data, and supplementary data will be published at a later date. Philips Semiconductors reserves the right to make chages at any time without notice in order to improve design and supply the best possible product. |
| Product specification     | Production     | This data sheet contains final specifications. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product.                                                      |

<sup>[1]</sup> Please consult the most recently issued datasheet before initiating or completing a design.

#### **Definitions**

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

**Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### **Disclaimers**

**Life support** — These products are not designed for use in life support appliances, devices or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

Right to make changes — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

Philips Semiconductors 811 East Arques Avenue P.O. Box 3409 Sunnyvale, California 94088–3409 Telephone 800-234-7381 © Copyright Philips Electronics North America Corporation 1998 All rights reserved. Printed in U.S.A.

print code Date of release: 10-98

Document order number: 9397-750-05519

Let's make things better.

Philips Semiconductors



