

# anyCAP™ 100 mA Low Dropout Linear Regulator

ADP3309

#### **FEATURES**

 $\pm 1.2\%$  Accuracy Over Line and Load Regulations @ +25°C Ultralow Dropout Voltage: 120 mV Typical @ 100 mA Requires Only  $C_0$  = 0.47  $\mu F$  for Stability anyCAP = Stable with All Types of Capacitors (Including MLCC) Current and Thermal Limiting Low Noise Low Shutdown Current: 1  $\mu A$  3.0 V to 12 V Supply Range  $-20^{\circ}$ C to +85°C Ambient Temperature Range Several Fixed Voltage Options Ultrasmall SOT-23-5 Package Excellent Line and Load Regulations

APPLICATIONS
Cellular Telephones
Notebook, Palmtop Computers
Battery Powered Systems
PCMCIA Regulator
Bar Code Scanners
Camcorders, Cameras

### **FUNCTIONAL BLOCK DIAGRAM**



### **GENERAL DESCRIPTION**

The ADP3309 is a member of the ADP330x family of precision low dropout anyCAP voltage regulators. It is pin-for-pin and functionally compatible with National's LP2981, but offers performance advantages. The ADP3309 stands out from conventional LDOs with a novel architecture and an enhanced process. Its patented design requires only a 0.47  $\mu F$  output capacitor for stability. This device is stable with any type of capacitor regardless of its ESR (Equivalent Series Resistance) value, including ceramic types for space restricted applications. The ADP3309 achieves  $\pm 1.2\%$  accuracy at room temperature and  $\pm 2.2\%$  overall accuracy over temperature, line and load regulations. The dropout voltage of the ADP3309 is only

120 mV (typical) at 100 mA. This device also includes a current limit and a shutdown feature. In shutdown mode, the ground current is reduced to  $\sim$ 1  $\mu$ A.

The ADP3309 operates with a wide input voltage range from 3.0 V to 12 V and delivers a load current in excess of 100 mA. The ADP3309 any CAP LDO offers a wide range of output voltages. For a 50 mA version, refer to the ADP3308 data sheet.



Figure 1. Typical Application Circuit

anyCAP is a trademark of Analog Devices, Inc.

### REV. 0

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.

# $\label{eq:continuous_section} \textbf{ADP3309-xx-SPECIFICATIONS}^{(@T_A = -20^{\circ}\text{C to } +85^{\circ}\text{C}, \ V_{\text{IN}} = 7 \ \text{V}, \ C_{\text{IN}} = 0.47 \ \mu\text{F}, \ C_{\text{OUT}} = 0.47 \ \mu\text{F}, \ unless otherwise noted.})^{1} \ \text{The following specifications apply to all voltage options.}$

| Parameter                          | Symbol                             | Conditions                                                                                                                                                                                                                    | Min          | Тур                    | Max                   | Units                    |
|------------------------------------|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|------------------------|-----------------------|--------------------------|
| OUTPUT VOLTAGE ACCURACY            | V <sub>OUT</sub>                   | $V_{IN} = V_{OUTNOM} + 0.3 \text{ V to } 12 \text{ V}$ $I_L = 0.1 \text{ mA to } 100 \text{ mA}$ $T_A = +25^{\circ}\text{C}$ $V_{IN} = V_{OUTNOM} + 0.3 \text{ V to } 12 \text{ V}$ $I_L = 0.1 \text{ mA to } 100 \text{ mA}$ | -1.2<br>-2.2 |                        | +1.2 +2.2             | %                        |
| LINE REGULATION                    | $\frac{\Delta V_O}{\Delta V_{IN}}$ | $V_{IN} = V_{OUTNOM} + 0.3 \text{ V to } 12 \text{ V}$<br>$T_A = +25^{\circ}\text{C}$                                                                                                                                         |              | 0.02                   |                       | mV/V                     |
| LOAD REGULATION                    | $rac{\Delta {V}_O}{\Delta I_L}$   | $I_L = 0.1 \text{ mA to } 100 \text{ mA}$ $T_A = +25^{\circ}\text{C}$ 0.06                                                                                                                                                    |              |                        | mV/mA                 |                          |
| GROUND CURRENT                     | $I_{GND}$                          | $I_{L} = 100 \text{ mA}$ $I_{L} = 0.1 \text{ mA}$                                                                                                                                                                             |              | 0.8<br>0.19            | 2.0<br>0.3            | mA<br>mA                 |
| GROUND CURRENT IN DROPOUT          | $I_{GND}$                          | $V_{IN} = 2.4 \text{ V}$ $I_L = 0.1 \text{ mA}$                                                                                                                                                                               |              | 0.9                    | 1.7                   | mA                       |
| DROPOUT VOLTAGE                    | $V_{DROP}$                         | $V_{OUT}$ = 98% of $V_{OUTNOM}$<br>$I_L$ = 100 mA<br>$I_L$ = 10 mA<br>$I_L$ = 1 mA                                                                                                                                            |              | 0.12<br>0.025<br>0.004 | 0.25<br>0.07<br>0.015 | V<br>V<br>V              |
| SHUTDOWN THRESHOLD                 | $V_{THSD}$                         | ON<br>OFF                                                                                                                                                                                                                     | 2.0          | 0.75<br>0.75           | 0.3                   | V<br>V                   |
| SHUTDOWN PIN INPUT CURRENT         | $I_{SDIN}$                         | $0 < V_{\overline{SD}} \le 5 \text{ V}$<br>$5 < V_{\overline{SD}} \le 12 \text{ V } @ V_{IN} = 12 \text{ V}$                                                                                                                  |              |                        | 1<br>9                | μ <b>Α</b><br>μ <b>Α</b> |
| GROUND CURRENT IN SHUTDOWN<br>MODE | $I_Q$                              | $V_{\overline{SD}} = 0 \text{ V}, V_{IN} = 12 \text{ V}$ $T_A = +25^{\circ}\text{C}$ $V_{\overline{SD}} = 0 \text{ V}, V_{IN} = 12 \text{ V}$ $T_A = +85^{\circ}\text{C}$                                                     |              | 0.005<br>0.01          | 1 3                   | μΑ<br>μΑ                 |
| OUTPUT CURRENT IN SHUTDOWN MODE    | I <sub>OSD</sub>                   | T <sub>A</sub> = +25°C @ V <sub>IN</sub> = 12 V<br>T <sub>A</sub> = +85°C @ V <sub>IN</sub> = 12 V                                                                                                                            |              |                        | 2 4                   | μΑ<br>μΑ                 |
| ERROR PIN OUTPUT LEAKAGE           | I <sub>EL</sub>                    | $V_{EO} = 5 \text{ V}$                                                                                                                                                                                                        |              |                        | 13                    | μА                       |
| ERROR PIN OUTPUT "LOW" VOLTAGE     | $V_{EOL}$                          | I <sub>SINK</sub> = 400 μA                                                                                                                                                                                                    |              | 0.12                   | 0.3                   | v                        |
| PEAK LOAD CURRENT                  | $I_{LDPK}$                         | $V_{IN} = V_{OUTNOM} + 1 \text{ V}, T_A = +25^{\circ}\text{C}$                                                                                                                                                                |              | 150                    |                       | mA                       |
| OUTPUT NOISE @ 5 V OUTPUT          | V <sub>NOISE</sub>                 | f = 10 Hz-100 kHz                                                                                                                                                                                                             |              | 100                    |                       | μV rms                   |

### NOTES

Specifications subject to change without notice.

-2- REV. 0

<sup>&</sup>lt;sup>1</sup>Ambient temperature of +85°C corresponds to a junction temperature of 125°C under typical full load test conditions.

### ABSOLUTE MAXIMUM RATINGS\*

| Input Supply Voltage0.3 V to +16 V                   |
|------------------------------------------------------|
| Shutdown Input Voltage0.3 V to +16 V                 |
| Power Dissipation Internally Limited                 |
| Operating Ambient Temperature Range –55°C to +125°C  |
| Operating Junction Temperature Range –55°C to +125°C |
| θ <sub>JA</sub> 190°C/W                              |
| θ <sub>JC</sub>                                      |
| Storage Temperature Range65°C to +150°C              |
| Lead Temperature Range (Soldering 10 sec) +300°C     |
| Vapor Phase (60 sec)+215°C                           |
| Infrared (15 sec)                                    |
|                                                      |

<sup>\*</sup>This is a stress rating only; operation beyond these limits can cause the device to be permanently damaged.

### **ORDERING GUIDE**

| Model           | Voltage<br>Output | Package<br>Option* | Marking<br>Code |
|-----------------|-------------------|--------------------|-----------------|
| ADP3309ART-2.7  | 2.7 V             | SOT-23             | DNC             |
| ADP3309ART-2.85 | 2.85 V            | SOT-23             | DVC             |
| ADP3309ART-2.9  | 2.9 V             | SOT-23             | DWC             |
| ADP3309ART-3    | 3.0 V             | SOT-23             | DPC             |
| ADP3309ART-3.3  | 3.3 V             | SOT-23             | DRC             |
| ADP3309ART-3.6  | 3.6 V             | SOT-23             | DSC             |

 $<sup>\</sup>star$ SOT = Surface Mount.

Contact the factory for the availability of other output voltage options.

### Other Member of anyCAP Family<sup>1</sup>

| Model   | Output Current | Package Option <sup>2</sup> |  |  |
|---------|----------------|-----------------------------|--|--|
| ADP3308 | 50 mA          | SOT-23-5 Lead               |  |  |

### NOTES

### PIN FUNCTION DESCRIPTIONS

| Pin | Name   | Function                                                                                                                                              |
|-----|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | IN     | Regulator Input.                                                                                                                                      |
| 2   | GND    | Ground Pin.                                                                                                                                           |
| 3   | SD     | Active Low Shutdown Pin. Connect to ground to disable the regulator output. When shutdown is not used, this pin should be connected to the input pin. |
| 4   | ERR/NC | Open Collector. Output that goes low to indicate the output is about to go out of regulation. This pin can be left open. (NC = No Connect).           |
| 5   | OUT    | Output of the Regulator, fixed 2.7, 2.85, 2.9, 3.0, 3.3 or 3.6 volts output voltage. Bypass to ground with a 0.47 $\mu F$ or larger capacitor.        |

### PIN CONFIGURATION



ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the ADP3309 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



REV. 0 -3-

<sup>&</sup>lt;sup>1</sup>See individual data sheet for detailed ordering information.

<sup>&</sup>lt;sup>2</sup>SOT = Surface Mount.

## **ADP3309**—Typical Performance Characteristics



Figure 2. Line Regulation: Output Voltage vs. Supply Voltage



Figure 3. Output Voltage vs. Load Current



Figure 4. Quiescent Current vs. Supply Voltage



Figure 5. Quiescent Current vs. Load Current



Figure 6. Output Voltage Variation % vs. Temperature



Figure 7. Quiescent Current vs. Temperature



Figure 8. Dropout Voltage vs. Output Current



Figure 9. Power-Up/Power-Down



Figure 10. Power-Up Overshoot

-4- REV. 0

## **ADP3309**



Figure 11. Line Transient Response



Figure 12. Line Transient Response



Figure 13. Load Transient



Figure 14. Load Transient



Figure 15. Short Circuit Current



Figure 16. Turn On



Figure 17. Turn Off



Figure 18. Power Supply Ripple Rejection



Figure 19. Output Noise Density

REV. 0 –5–

### **ADP3309**

### THEORY OF OPERATION

The ADP3309 anyCAP LDO uses a single control loop for regulation and reference functions. The output voltage is sensed by a resistive voltage divider consisting of R1 and R2, which is varied to provide the available output voltage option. Feedback is taken from this network by way of a series diode (D1) and a second resistor divider (R3 and R4) to the input of an amplifier.



Figure 20. Functional Block Diagram

A very high gain error amplifier is used to control this loop. The amplifier is constructed in such a way that at equilibrium it produces a large, temperature proportional input "offset voltage" that is repeatable and very well controlled. The temperature proportional offset voltage is combined with the complementary diode voltage to form a "virtual bandgap" voltage, implicit in the network, although it never appears explicitly in the circuit. Ultimately, this patented design makes it possible to control the loop with only one amplifier. This technique also improves the noise characteristics of the amplifier by providing more flexibility on the trade-off of noise sources that leads to a low noise design.

The R1, R2 divider is chosen in the same ratio as the bandgap voltage to the output voltage. Although the R1, R2 resistor divider is loaded by the diode D1, and a second divider consisting of R3 and R4, the values can be chosen to produce a temperature stable output.

The patented amplifier controls a new and unique noninverting driver that drives the pass transistor, Q1. The use of this special noninverting driver enables the frequency compensation to include the load capacitor in a pole splitting arrangement to achieve reduced sensitivity to the value, type and ESR of the load capacitance.

Most LDOs place very strict requirements on the range of ESR values for the output capacitor because they are difficult to stabilize due to the uncertainty of load capacitance and resistance. Moreover, the ESR value, required to keep conventional LDOs stable, changes depending on load and temperature. These ESR limitations make designing with LDOs more difficult because of their unclear specifications and extreme variations over temperature.

This is no longer true with the ADP3309 anyCAP LDO. It can be used with virtually any capacitor, with no constraint on the minimum ESR. This innovative design allows the circuit to be stable with just a small 0.47  $\mu F$  capacitor on the output. Additional advantages of the design scheme include superior line noise rejection and very high regulator gain which leads to excellent line and load regulation. An impressive  $\pm 2.2\%$  accuracy is guaranteed over line, load and temperature.

Additional features of the circuit include current limit and thermal shutdown. Compared to the standard solutions that give warning after the output has lost regulation, the ADP3309 provides improved system performance by enabling the  $\overline{ERR}$  pin to give warning before the device loses regulation.

As the chip's temperature rises above  $165^{\circ}$ C, the circuit activates a soft thermal shutdown, indicated by a signal low on the  $\overline{ERR}$  pin, to reduce the current to a safe level.

### APPLICATION INFORMATION

### Capacitor Selection: anyCAP

Output Capacitors: As with any micropower device, output transient response is a function of the output capacitance. The ADP3309 is stable with a wide range of capacitor values, types and ESR (anyCAP). A capacitor as low as 0.47  $\mu$ F is all that is needed for stability. However, larger capacitors can be used if high output current surges are anticipated. The ADP3309 is stable with extremely low ESR capacitors (ESR  $\approx$  0), such as multilayer ceramic capacitors (MLCC) or OSCON.

Input Bypass Capacitor: An input bypass capacitor is not required. However, for applications where the input source is high impedance or far from the input pin, a bypass capacitor is recommended. Connecting a 0.47  $\mu F$  capacitor from the input pin (Pin 1) to ground reduces the circuit's sensitivity to PC board layout. If a bigger output capacitor is used, the input capacitor must be 1  $\mu F$  minimum.

### **Thermal Overload Protection**

The ADP3309 is protected against damage due to excessive power dissipation by its thermal overload protection circuit, which limits the die temperature to a maximum of 165°C. Under extreme conditions (i.e., high ambient temperature and power dissipation) where die temperature starts to rise above 165°C, the output current is reduced until the die temperature has dropped to a safe level. The output current is restored when the die temperature is reduced.

Current and thermal limit protections are intended to protect the device against accidental overload conditions. For normal operation, device power dissipation should be externally limited so that junction temperatures will not exceed 125°C.

### **Calculating Junction Temperature**

Device power dissipation is calculated as follows:

$$P_D = (V_{IN} - V_{OUT}) I_{LOAD} + (V_{IN}) I_{GND}$$

Where  $I_{LOAD}$  and  $I_{GND}$  are load current and ground current,  $V_{IN}$  and  $V_{OUT}$  are input and output voltages respectively.

Assuming  $I_{LOAD}$  = 100 mA,  $I_{GND}$  = 2 mA,  $V_{IN}$  = 5.0 V and  $V_{OUT}$  = 3.3 V, device power dissipation is:

$$P_D = (5.0 - 3.3) \ 100 \ mA + 5.0 \times 2 \ mA = 180 \ mW$$
  
 $\Delta T = T_J - T_A = P_D \times \theta_{JA} = 0.18 \times 190 = 34.2^{\circ}C$ 

With a maximum junction temperature of 125°C, this yields a maximum ambient temperature of ~90°C.

### **Printed Circuit Board Layout Consideration**

Surface mount components rely on the conductive traces or pads to transfer heat away from the device. Appropriate PC board layout techniques should be used to remove heat from the immediate vicinity of the package.

-6- REV. 0

The following general guidelines will be helpful when designing a board layout:

- 1. PC board traces with larger cross section areas will remove more heat. For optimum results, use PC boards with thicker copper and or wider traces.
- 2. Increase the surface area exposed to open air so heat can be removed by convection or forced air flow.
- 3. Do not use solder mask or silk screen on the heat dissipating traces because it will increase the junction to ambient thermal resistance of the package.

### Shutdown Mode

Applying a TTL high signal to the shutdown pin or tying it to the input pin will turn the output ON. Pulling the shutdown pin down to a TTL low signal or tying it to ground will turn the output OFF. In shutdown mode, quiescent current is reduced to less than 1  $\mu$ A.

### **Error Flag Dropout Detector**

The ADP3309 will maintain its output voltage over a wide range of load, input voltage and temperature conditions. If the output is about to lose regulation, for example, by reducing the supply voltage below the combined regulated output and dropout voltages, the  $\overline{ERR}$  pin will be activated. The  $\overline{ERR}$  output is an open collector that will be driven low.

Once set, the  $\overline{ERR}$  or flag's hysteresis will keep the output low until a small margin of operating range is restored either by raising the supply voltage or reducing the load.

### APPLICATION CIRCUITS

### **Crossover Switch**

The circuit in Figure 21 shows that two ADP3309s can be used to form a mixed supply voltage system. The output switches between two different levels selected by an external digital input. Output voltages can be any combination of voltages from the Ordering Guide of the data sheet.



Figure 21. Crossover Switch

### **Higher Output Current**

The ADP3309 can source up to 100 mA without any heatsink or pass transistor. If higher current is needed, an appropriate pass transistor can be used, as in Figure 22, to increase the output current to 1 A.



Figure 22. Higher Output Current Linear Regulator

### **Constant Dropout Post Regulator**

The circuit in Figure 23 provides high precision with low dropout for any regulated output voltage. It significantly reduces the ripple from a switching regulator while providing a constant dropout voltage, which limits the power dissipation of the LDO to 30 mW. The ADP3000 used in this circuit is a switching regulator in the step-up configuration.



Figure 23. Constant Dropout Post Regulator

REV. 0 -7-

### **OUTLINE DIMENSIONS**

Dimensions shown in inches and (mm).

## 5-Lead Surface Mount Package (SOT-23)

